A robust multi-bit soft-error immune SRAM cell for low-power applications

被引:2
|
作者
Abbasian, Erfan [1 ]
Sofimowloodi, Sobhan [2 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol, Iran
[2] Amirkabir Univ Technol, Dept Elect Engn, Tehran, Iran
基金
欧洲研究理事会;
关键词
SRAM; Soft-error; Reliability; Low-power; Bit-interleaving; HALF-SELECT-FREE; ULTRA-LOW-POWER; SUBTHRESHOLD SRAM; 9T SRAM; 12T SRAM; BIT-LINE; VOLTAGE; LEAKAGE; DESIGN; INTERNET;
D O I
10.1007/s10470-023-02144-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Portable applications and battery-operated devices require highly reliable, stable, and low-power nanometer-sized embedded cache static random access memory (SRAM) cells. The conventional 6-transistor (6 T) SRAM cell and its variants suffer from malfunctioning during the read/write operations, and instability, and are vulnerable to the multi-bit soft-error rate at scaled technology node and low supply voltage (V-DD). In this regard, this paper proposes an 12 T SRAM cell with reliable functioning and reduced multi-bit soft-errors appropriate for low-power portable applications. This cell performs single-end bitline decoupled read operation and write data-dependent feedback-cutting-aware differential write operation to improve the read static noise margin (RSNM) and write static noise margin (WSNM), respectively. The presence of stack transistors in the cell core and read path, and also high virtual ground (V-GND) minimize the leakage power dissipation. The proposed cell is compared with other state-of-the-art SRAM cells at V-DD = 0.7 V and under harsh process, voltage, and temperature (PVT) variations. It offers at least 1.18X higher RSNM, 1.27X higher WSNM, and 2.02X lower leakage power dissipation. It also shows the second-best read power and incurs a penalty in write power. This cell shows at least 1.17X, 1.32X, and 1.04X smaller spread in read delay, RSNM, and WSNM, respectively, when subjected to PVT variations. In addition, the proposed cell eliminates the write half-select disturbance by employing a separate gate to drive the access transistors and thus column-interleaving structure and error correction coding can be applied to reduce multiple-bit upset and increase soft-error immunity. The soft-error in the proposed cell is reduced by at least 1.37X in critical charge. Generally, the proposed cell offers the best overall performance among all the compared cells by showing the highest proposed figure of merit.
引用
收藏
页码:49 / 66
页数:18
相关论文
共 50 条
  • [41] Heterogeneous SRAM Cell Sizing for Low-Power H.264 Applications
    Kwon, Jinmo
    Chang, Ik Joon
    Lee, Insoo
    Park, Heemin
    Park, Jongsun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) : 2275 - 2284
  • [42] PHILIPS SRAM GOES AFTER LOW-POWER APPLICATIONS
    GOSCH, J
    ELECTRONICS-US, 1987, 60 (03): : 38 - +
  • [43] Soft-Error in SRAM at Ultra-Low Voltage and Impact of Secondary Proton in Terrestrial Environment
    Uemura, Taiki
    Kato, Takashi
    Matsuyama, Hideya
    Hashimoto, Masanori
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (06) : 4232 - 4237
  • [44] A novel highly reliable and low-power radiation hardened SRAM bit-cell design
    Lin, Dianpeng
    Xu, Yiran
    Liu, Xiaonian
    Zhu, Wenyi
    Dai, Lihua
    Zhang, Mengying
    Li, Xiaoyun
    Xie, Xin
    Jiang, Jianwei
    Zhu, Huilong
    Zhang, Zhengxuan
    Zou, Shichang
    IEICE ELECTRONICS EXPRESS, 2018, 15 (03):
  • [45] Low-Power Soft Error Hardened Latch
    Alidash, Hossein Karimiyan
    Oklobdzija, Vojin G.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2010, 5953 : 256 - +
  • [46] Low-Power Soft Error Hardened Latch
    Alidash, Hossein Karimiyan
    Oklobdzija, Vojin G.
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (01) : 218 - 226
  • [47] Low-power and robust ternary SRAM cell with improved noise margin in CNTFET technology
    Haq, Shams ul
    Abbasian, Erfan
    Khurshid, Tabassum
    Sharma, Vijay Kumar
    PHYSICA SCRIPTA, 2024, 99 (06)
  • [48] Design of multi-cell upset immune single-end SRAM for low power applications
    Sachdeva, Ashish
    Tomar, V. K.
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 128
  • [49] An Improved Multi-Objective Optimization Framework for Soft-Error Immune Circuits
    Chu, Shaohang
    Li, Yan
    Cheng, Xu
    Zeng, Xiaoyang
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 481 - 484
  • [50] Analysis of Triple-Threshold Technique for Power Optimization in SRAM Bit-Cell for Low-Power Applications at 45 Nm CMOS Technology
    Kumar, Sudershan
    Ruhil, Shaifali
    Shukla, Neeraj Kr
    Birla, Shilpi
    INTELLIGENT COMPUTING TECHNIQUES FOR SMART ENERGY SYSTEMS, 2020, 607 : 611 - 618