An error efficient and low complexity approximate multi-bit adder for image processing applications

被引:0
|
作者
Priyadharshni, M. [1 ]
Raj Gupta, Antra [2 ]
Nithish Kumar, V. [1 ]
Kumaravel, S. [1 ]
机构
[1] Vellore Inst Techonol, Sch Elect Engn, Dept Micro & Nano Elect, Vellore, Tamil Nadu, India
[2] Vellore Inst Techonol, Sch Elect Engn, Vellore, Tamil Nadu, India
关键词
approximate computing; approximate full adders; approximate multi-bit adder; image blending; LOW-POWER; TOLERANT ADDER;
D O I
10.1002/cta.3074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Approximate computing-based hardware is directed towards reduction in area and power consumption; it finds better suitability in various image processing applications. In order to achieve low complexity, approximate techniques are applied in the arithmetic units which provide promising results in enhancing the performance of DSP processors with optimal degradation on its accuracy. In this paper, two approximate full adder designs are proposed, namely, the first design as proposed approximate full adder 1 (PAA(1)) and the second design as proposed approximate full adder 2 (PAA(2)). In both the designs, the approximation on the Boolean expressions is carried out to reduce the hardware complexity with the significant tolerance on the error rate. Also, a multi-bit approximate carry select adder is proposed with the utilization of PAA(1) and PAA(2), respectively. The performance of the proposed adders is analyzed in terms of parameters like gate count, structural synthesis, error, and also in terms of image metrics. The proposed and existing designs are synthesized using Synopsys Design Compiler with TSMC 65 nm technology for better comparison. Synthesis results indicate that the proposed 16-bit approximate carry select adder (CSLA) shows a significant reduction of 58% in area delay product and 70% in power delay product, in comparison with the conventional CSLA. The image metrics results also validate that the proposed adder with highest peak signal-to-noise ratio is highly adoptable for image processing applications.
引用
收藏
页码:2373 / 2381
页数:9
相关论文
共 50 条
  • [1] Energy Efficient Low Complexity Inexact Adder for Error Tolerant Applications
    Guduru, Tharun Kumar
    Kumar, Avula Manoj
    Esakki, Papanasam
    Nagarajan, Manikandan
    [J]. 2021 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER TECHNOLOGIES AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2021, : 558 - 561
  • [2] A low power and high speed approximate adder for image processing applications
    Narmadha, G.
    Deivasigamani, S.
    Balasubadra, K.
    Selvaraj, M.
    [J]. JOURNAL OF ENGINEERING RESEARCH, 2022, 10 (1A): : 150 - 160
  • [3] Quality Tunable Approximate Adder for Low Energy Image Processing Applications
    Jha, Chandan Kumar
    Nandi, Ankita
    Mekie, Joycee
    [J]. 2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 642 - 645
  • [4] A High-Speed and Power-Efficient Approximate Adder for Image Processing Applications
    Kumar, Uppugunduru Anil
    Sahith, G.
    Chatterjee, Sumit K.
    Ahmed, Syed Ershad
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (03)
  • [5] Low power and area efficient error tolerant adder for image processing application
    Priyadharshni, M.
    Kumaravel, Sundaram
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (05) : 696 - 708
  • [6] Aster: Multi-Bit Soft Error Recovery Using Idempotent Processing
    Naveed, Kashif
    Wu, Hui
    [J]. IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2020, 8 (04) : 928 - 937
  • [7] Low Bit-Depth ADCs for Multi-bit Quanta Image Sensors
    Yin, Zhaoyang
    Wang, Yibing M.
    Fossum, Eric R.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (03) : 950 - 960
  • [8] Power-Delay-Error-Efficient Approximate Adder for Error-Resilient Applications
    Kumar, Vinay
    Singh, Ankit
    Upadhyay, Shubham
    Kumar, Binod
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (10)
  • [9] Design of a Low Power Approximate Adder based on Magnetic Tunnel Junction for Image Processing Applications
    Monga, Kanika
    Chaturvedi, Nitin
    Gurunarayanan, S.
    [J]. 2021 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), 2021,
  • [10] Designing Efficient Imprecise Adders using Multi-bit Approximate Building Blocks
    Tajasob, Sarvenaz
    Rezaalipour, Morteza
    Dehyadegari, Masoud
    Bojnordi, Mahdi Nazm
    [J]. PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, : 73 - 78