Real life implementation of an energy-efficient adaptive advance encryption design on FPGA

被引:0
|
作者
Bisht, Neeraj [1 ]
Pandey, Bishwajeet [2 ]
Budhani, Sandeep Kumar [3 ]
机构
[1] Birla Inst Appl Sci, Bhimtal, India
[2] Jain Univ, Bengaluru, India
[3] Graph Era Hill Univ, Bhimtal, India
关键词
green computing; Advanced Encryption Standards; AES; field programmable gate array; FPGA; on-chip energy usage; junction temperature; HARDWARE ARCHITECTURES; STANDARD; AES; SECURE;
D O I
10.1504/IJES.2023.136378
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced encryption standards (AES) is a mainstream algorithm regularly employed by numerous applications for encryption and decryption purposes. A significant disadvantage of the AES algorithm is its high power consumption. In this research, experimental results are used to compare the on-chip energy consumption and junction power needs of AES algorithms. Five unique FPGAs and four distinct frequencies are used in these tests. Based on the findings, it was found that all FPGAs performed optimally at a frequency of 1.6 GHz. Compared to the worst performing FPGA Artix-7, Kintex-7 Low Voltage used 21.34% less on-chip power during encryption and 20.5% less during decryption. This work validates the considerable improvement in power efficiency by comparing the proposed architecture's on-chip energy consumption figures to those of other existing models. It is suggested to use a 1.60 GHz Kintex-7 Low Voltage processor to run the AES encryption and decryption algorithms.
引用
收藏
页码:105 / 116
页数:13
相关论文
共 50 条
  • [41] Energy-Efficient Adaptive MIMO Decoders
    Halak, Basel
    El-Hajjar, Mohammed
    Hu, Qiongda
    Lu, Yue
    Li, Qingqiang
    Qiang, Yang
    2015 SCIENCE AND INFORMATION CONFERENCE (SAI), 2015, : 1140 - 1143
  • [42] Energy-Efficient Design in FDSOI
    Nikolic, Borivoje
    ESSCIRC 2018 - IEEE 44TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2018, : 258 - 258
  • [43] An Energy-Efficient Field-Programmable Gate Array (FPGA) Implementation of a Real-Time Perspective-n-Point Solver
    Lv, Haobo
    Wu, Qiongzhi
    ELECTRONICS, 2024, 13 (19)
  • [44] ENERGY-EFFICIENT SCREW DESIGN
    CHUNG, CI
    KURZBUCH, W
    BARR, RA
    PLASTICS ENGINEERING, 1983, 39 (03) : 45 - 45
  • [45] On Adaptive Energy-Efficient Transmission in WSNs
    Tahir, M.
    Javaid, N.
    Iqbal, A.
    Khan, Z. A.
    Alrajeh, N.
    INTERNATIONAL JOURNAL OF DISTRIBUTED SENSOR NETWORKS, 2013,
  • [46] Energy-efficient Adaptive Circuits and Systems
    Mukhopadhyay, Saibal
    Chatterjee, Abhijit
    Yalamanchili, Sudhakar
    Ghosh, Swaroop
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : LIX - LX
  • [47] Energy-efficient laboratory design
    Lemire, N
    Charneux, R
    ASHRAE JOURNAL, 2005, 47 (05) : 58 - +
  • [48] ENERGY-EFFICIENT DESIGN OF REAL-TIME STREAM MINING SYSTEMS
    Ren, Shaolei
    Lan, Cuiling
    van der Schaar, Mihaela
    2013 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2013, : 3592 - 3596
  • [49] Exploiting Data-Level Parallelism For Energy-Efficient Implementation of LDPC Decoders and DCT on an FPGA
    Chen, Xiaoheng
    Akella, Venkatesh
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2011, 4 (04)
  • [50] Implementation of energy-efficient fast convolution algorithm for deep convolutional neural networks based on FPGA
    Li, W. -J.
    Ruan, S. -J.
    Yang, D. -S.
    ELECTRONICS LETTERS, 2020, 56 (10) : 485 - 487