Real life implementation of an energy-efficient adaptive advance encryption design on FPGA

被引:0
|
作者
Bisht, Neeraj [1 ]
Pandey, Bishwajeet [2 ]
Budhani, Sandeep Kumar [3 ]
机构
[1] Birla Inst Appl Sci, Bhimtal, India
[2] Jain Univ, Bengaluru, India
[3] Graph Era Hill Univ, Bhimtal, India
关键词
green computing; Advanced Encryption Standards; AES; field programmable gate array; FPGA; on-chip energy usage; junction temperature; HARDWARE ARCHITECTURES; STANDARD; AES; SECURE;
D O I
10.1504/IJES.2023.136378
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced encryption standards (AES) is a mainstream algorithm regularly employed by numerous applications for encryption and decryption purposes. A significant disadvantage of the AES algorithm is its high power consumption. In this research, experimental results are used to compare the on-chip energy consumption and junction power needs of AES algorithms. Five unique FPGAs and four distinct frequencies are used in these tests. Based on the findings, it was found that all FPGAs performed optimally at a frequency of 1.6 GHz. Compared to the worst performing FPGA Artix-7, Kintex-7 Low Voltage used 21.34% less on-chip power during encryption and 20.5% less during decryption. This work validates the considerable improvement in power efficiency by comparing the proposed architecture's on-chip energy consumption figures to those of other existing models. It is suggested to use a 1.60 GHz Kintex-7 Low Voltage processor to run the AES encryption and decryption algorithms.
引用
收藏
页码:105 / 116
页数:13
相关论文
共 50 条
  • [31] Design of statistically and energy-efficient accelerated life testing experiments
    Zhang, Dan
    Liao, Haitao
    IIE TRANSACTIONS, 2014, 46 (10) : 1031 - 1049
  • [32] Resource-Efficient FPGA Implementation of Advanced Encryption Standard
    Lee, Useok
    Kim, Ho Keun
    Lim, Young Jun
    Sunwoo, Myung Hoon
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 1165 - 1169
  • [33] An efficient FPGA based sequential implementation of advanced encryption standard
    Aziz, A
    Ikram, N
    ENABLING TECHNOLOGIES FOR THE NEW KNOWLEDGE SOCIETY, 2005, : 875 - 882
  • [34] FPGA Implementation of an Efficient Adaptive Predistortion Algorithm
    Cheng, Xin
    Zhu, Zhenghang
    Yao, Saijie
    Qian, Hua
    2015 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2015), 2015,
  • [35] Efficient FPGA implementation of an adaptive noise canceller
    Di Stefano, A
    Scaglione, A
    Giaconia, C
    CAMP 2005: Seventh International Workshop on Computer Architecture for Machine Perception , Proceedings, 2005, : 87 - 89
  • [36] Optimal design and implementation of an energy-efficient, semi-active biped
    Wu, Ting-Ying
    Yeh, T. -J.
    2008 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND AUTOMATION, VOLS 1-9, 2008, : 1252 - 1257
  • [37] Design and Implementation of an Energy-Efficient Weather Station for Wind Data Collection
    Leelavinodhan, Padma Balaji
    Vecchio, Massimo
    Antonelli, Fabio
    Maestrini, Andrea
    Brunelli, Davide
    SENSORS, 2021, 21 (11)
  • [38] Design and Implementation of Energy-Efficient and Secure Framework for Wireless Sensor Networks
    Kim, Eui-Jik
    In, Jeongsik
    Shon, Taeshik
    Park, Yongsuk
    Jun, Bong Wan
    2009 INTERNATIONAL CONFERENCE ON NETWORK-BASED INFORMATION SYSTEMS, 2009, : 115 - 120
  • [39] Energy-Efficient and Adaptive Design for Wireless Power Transfer in Electric Vehicles
    Mou, Xiaolin
    Groling, Oliver
    Sun, Hongjian
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2017, 64 (09) : 7250 - 7260
  • [40] Tunable stochastic memristors for energy-efficient encryption and computing
    Woo, Kyung Seok
    Han, Janguk
    Yi, Su-in
    Thomas, Luke
    Park, Hyungjun
    Kumar, Suhas
    Hwang, Cheol Seong
    NATURE COMMUNICATIONS, 2024, 15 (01)