Real life implementation of an energy-efficient adaptive advance encryption design on FPGA

被引:0
|
作者
Bisht, Neeraj [1 ]
Pandey, Bishwajeet [2 ]
Budhani, Sandeep Kumar [3 ]
机构
[1] Birla Inst Appl Sci, Bhimtal, India
[2] Jain Univ, Bengaluru, India
[3] Graph Era Hill Univ, Bhimtal, India
关键词
green computing; Advanced Encryption Standards; AES; field programmable gate array; FPGA; on-chip energy usage; junction temperature; HARDWARE ARCHITECTURES; STANDARD; AES; SECURE;
D O I
10.1504/IJES.2023.136378
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Advanced encryption standards (AES) is a mainstream algorithm regularly employed by numerous applications for encryption and decryption purposes. A significant disadvantage of the AES algorithm is its high power consumption. In this research, experimental results are used to compare the on-chip energy consumption and junction power needs of AES algorithms. Five unique FPGAs and four distinct frequencies are used in these tests. Based on the findings, it was found that all FPGAs performed optimally at a frequency of 1.6 GHz. Compared to the worst performing FPGA Artix-7, Kintex-7 Low Voltage used 21.34% less on-chip power during encryption and 20.5% less during decryption. This work validates the considerable improvement in power efficiency by comparing the proposed architecture's on-chip energy consumption figures to those of other existing models. It is suggested to use a 1.60 GHz Kintex-7 Low Voltage processor to run the AES encryption and decryption algorithms.
引用
收藏
页码:105 / 116
页数:13
相关论文
共 50 条
  • [1] DESIGN AND FPGA IMPLEMENTATION OF AN ADAPTIVE VIDEO SUBSAMPLING ALGORITHM FOR ENERGY-EFFICIENT SINGLE OBJECT TRACKING
    Iqbal, Odrika
    Siddiqui, Saquib
    Martin, Joshua
    Katoch, Sameeksha
    Spanias, Andreas
    Bliss, Daniel
    Jayasuriya, Suren
    2020 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2020, : 3065 - 3069
  • [2] Energy-efficient FPGA interconnect design
    Meijer, Maurice
    Krishnan, Rohini
    Bennebrock, Martijn
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1377 - +
  • [3] An Energy-Efficient Reconfigurable Autoencoder Implementation on FPGA
    Isik, Murat
    Oldland, Matthew
    Zhou, Lifeng
    INTELLIGENT SYSTEMS AND APPLICATIONS, VOL 1, INTELLISYS 2023, 2024, 822 : 212 - 222
  • [4] An Energy-Efficient Implementation of Group Pruned CNNs on FPGA
    Pang, Wei
    Wu, Chenglu
    Lu, Shengli
    IEEE ACCESS, 2020, 8 : 217033 - 217044
  • [5] Efficient Advance Encryption Standard (AES) Implementation on FPGA Using Xilinx System Generator
    Talha, S. M. Umar
    Asif, Mir
    Hussain, Hammad
    Asghar, Ali
    Ameen, Hadi
    2016 6TH INTERNATIONAL CONFERENCE ON INTELLIGENT AND ADVANCED SYSTEMS (ICIAS), 2016,
  • [6] FPGA Implementation of Efficient AES Encryption
    Priya, S. Sridevi Sathya
    Kumar, P. Karthigai
    SivaMangai, N. M.
    Rejula, V.
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [7] Energy-Efficient CNN Implementation on a Deeply Pipelined FPGA Cluster
    Zhang, Chen
    Wu, Di
    Sun, Jiayu
    Sun, Guangyu
    Luo, Guojie
    Cong, Jason
    ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 326 - 331
  • [8] Energy-efficient adaptive wireless network design
    Havinga, PJM
    Smit, GJM
    Bos, M
    ISCC 2000: FIFTH IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS, PROCEEDINGS, 2000, : 502 - 507
  • [9] Energy-efficient adaptive wireless network design
    Havinga, Paul J.M.
    Smit, Gerard J.M.
    Bos, Martinus
    IEEE Symposium on Computers and Communications - Proceedings, 2000, : 502 - 507
  • [10] Energy-Efficient Histogram on FPGA
    Sanny, Andrea
    Yang, Yi-Hua E.
    Prasanna, Viktor K.
    2014 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2014,