Exploiting Data-Level Parallelism For Energy-Efficient Implementation of LDPC Decoders and DCT on an FPGA

被引:3
|
作者
Chen, Xiaoheng [1 ]
Akella, Venkatesh [1 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
关键词
Algorithms; Design; Performance; FPGA; power; LDPC codes; DCT; DESIGN; OPTIMIZATION; ARCHITECTURE;
D O I
10.1145/2068716.2068723
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We explore the use of Data-Level Parallelism (DLP) as a way of improving the energy efficiency and power consumption involved in running applications on an FPGA. We show that static power consumption is a significant fraction of the overall power consumption in an FPGA and that it does not change significantly even as the area required by an architecture increases, because of the dominance of interconnect in an FPGA. We show that the degree of DLP can be used in conjunction with frequency scaling to reduce the overall power consumption.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] Energy-efficient data representation in LDPC decoders
    Blad, A.
    Gustafsson, O.
    ELECTRONICS LETTERS, 2006, 42 (18) : 1051 - 1052
  • [2] GRATER: An Approximation Workflow for Exploiting Data-Level Parallelism in FPGA Acceleration
    Lotfi, Atieh
    Rahimi, Abbas
    Yazdanbakhsh, Amir
    Esmaeilzadeh, Hadi
    Gupta, Rajesh K.
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 1279 - 1284
  • [3] Exploiting instruction- and data-level parallelism
    Espasa, R
    Valero, M
    IEEE MICRO, 1997, 17 (05) : 20 - 27
  • [4] Energy-Efficient Gear-Shift LDPC Decoders
    Cushon, Kevin
    Hemati, Saied
    Mannor, Shie
    Gross, Warren J.
    PROCEEDINGS OF THE 2014 IEEE 25TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 2014), 2014, : 219 - 223
  • [5] ENERGY-EFFICIENT LDPC DECODERS BASED ON ERROR-RESILIENCY
    Kim, Eric P.
    Shanbhag, Naresh R.
    2012 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2012, : 149 - 154
  • [6] Exploiting Task- and Data-Level Parallelism in Streaming Applications Implemented in FPGAs
    Plavec, Franjo
    Vranesic, Zvonko
    Brown, Stephen
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2013, 6 (04)
  • [7] Implementation of fast HEVC encoder based on SIMD and data-level parallelism
    Ahn, Yong-Jo
    Hwang, Tae-Jin
    Sim, Dong-Gyu
    Han, Woo-Jin
    EURASIP JOURNAL ON IMAGE AND VIDEO PROCESSING, 2014,
  • [8] Implementation of fast HEVC encoder based on SIMD and data-level parallelism
    Yong-Jo Ahn
    Tae-Jin Hwang
    Dong-Gyu Sim
    Woo-Jin Han
    EURASIP Journal on Image and Video Processing, 2014
  • [9] An Energy-Efficient Reconfigurable Autoencoder Implementation on FPGA
    Isik, Murat
    Oldland, Matthew
    Zhou, Lifeng
    INTELLIGENT SYSTEMS AND APPLICATIONS, VOL 1, INTELLISYS 2023, 2024, 822 : 212 - 222
  • [10] Exploiting Temporal-Unrolled Parallelism for Energy-Efficient SNN Acceleration
    Liu, Fangxin
    Wang, Zongwu
    Zhao, Wenbo
    Yang, Ning
    Chen, Yongbiao
    Huang, Shiyuan
    Li, Haomin
    Yang, Tao
    Pei, Songwen
    Liang, Xiaoyao
    Jiang, Li
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2024, 35 (10) : 1749 - 1764