Exploiting Data-Level Parallelism For Energy-Efficient Implementation of LDPC Decoders and DCT on an FPGA

被引:3
|
作者
Chen, Xiaoheng [1 ]
Akella, Venkatesh [1 ]
机构
[1] Univ Calif Davis, Davis, CA 95616 USA
关键词
Algorithms; Design; Performance; FPGA; power; LDPC codes; DCT; DESIGN; OPTIMIZATION; ARCHITECTURE;
D O I
10.1145/2068716.2068723
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We explore the use of Data-Level Parallelism (DLP) as a way of improving the energy efficiency and power consumption involved in running applications on an FPGA. We show that static power consumption is a significant fraction of the overall power consumption in an FPGA and that it does not change significantly even as the area required by an architecture increases, because of the dominance of interconnect in an FPGA. We show that the degree of DLP can be used in conjunction with frequency scaling to reduce the overall power consumption.
引用
收藏
页数:17
相关论文
共 50 条
  • [31] An energy-efficient data collection framework for wireless sensor networks by exploiting spatiotemporal correlation
    Liu, Chong
    Wu, Kui
    Pei, Jian
    IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2007, 18 (07) : 1010 - 1023
  • [32] Implementation of energy-efficient fast convolution algorithm for deep convolutional neural networks based on FPGA
    Li, W. -J.
    Ruan, S. -J.
    Yang, D. -S.
    ELECTRONICS LETTERS, 2020, 56 (10) : 485 - 487
  • [33] DESIGN AND FPGA IMPLEMENTATION OF AN ADAPTIVE VIDEO SUBSAMPLING ALGORITHM FOR ENERGY-EFFICIENT SINGLE OBJECT TRACKING
    Iqbal, Odrika
    Siddiqui, Saquib
    Martin, Joshua
    Katoch, Sameeksha
    Spanias, Andreas
    Bliss, Daniel
    Jayasuriya, Suren
    2020 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2020, : 3065 - 3069
  • [34] EECache: Exploiting Design Choices in Energy-Efficient Last-Level Caches for Chip Multiprocessors
    Cheng, Hsiang-Yun
    Poremba, Matt
    Shahidi, Narges
    Stalev, Ivan
    Irwin, Mary Jane
    Kandemir, Mahmut
    Sampson, Jack
    Xie, Yuan
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 303 - 306
  • [35] A Design Framework for Generating Energy-Efficient Accelerator on FPGA Toward Low-Level Vision
    Zhou, Zikang
    Duan, Xuyang
    Han, Jun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (08) : 1485 - 1497
  • [36] Efficient FPGA Implementation of PCA Algorithm for Large Data using High Level Synthesis
    Mansoori, Mohammad Amir
    Casu, Mario R.
    2019 15TH CONFERENCE ON PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2019, : 65 - 68
  • [37] An energy efficient multi-target binary translator for instruction and data level parallelism exploitation
    Knorst, Tiago
    Vicenzi, Julio
    Jordan, Michael G.
    de Almeida, Jonathan H.
    Korol, Guilherme
    Beck, Antonio C. S.
    Rutzig, Mateus B.
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2022, 26 (01) : 55 - 82
  • [38] An energy efficient multi-target binary translator for instruction and data level parallelism exploitation
    Tiago Knorst
    Julio Vicenzi
    Michael G. Jordan
    Jonathan H. de Almeida
    Guilherme Korol
    Antonio C. S. Beck
    Mateus B. Rutzig
    Design Automation for Embedded Systems, 2022, 26 : 55 - 82
  • [39] STFL: Energy-Efficient Data Movement with Slow Transition Fast Level Signaling
    Behnam, Payman
    Bojnordi, Mahdi Nazm
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [40] Data Flow Transformation for Energy-Efficient Implementation of Givens Rotation-Based QRD
    Sharma, Namita
    Panda, Preeti Ranjan
    Catthoor, Francky
    Li, Min
    Agrawal, Prashant
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2016, 15 (01)