A Novel Current Mode Approximate Multiplier Scheme Based on 4:2 and 5:2 Compressors with Low Power Consumption and High Speed in CNTFET Technology

被引:1
|
作者
Foroutan, Pegah [1 ]
Navi, Keivan [1 ]
机构
[1] GC Shahid Beheshti Univ, Dept Comp Sci & Engn, Tehran 1983969411, Iran
关键词
Approximate multipliers; Current mode; 4:2 Compressors; 5:2 Compressors; CNTFET; DESIGN;
D O I
10.1007/s00034-023-02593-y
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recent developments in multiplication circuits with fewer transistors, higher speed, and reduced energy consumption are lowering hardware costs. Approximate multiplication is used for fault-tolerant applications, such as image and signal processing. These applications offer considerable improvement at the cost of reduced accuracy. Compressors are the main component of any multiplier structure. In this work, the design of an approximate multiplier based on current mode, using 4:2 and 5:2 approximate compressors and current over scaling technique is suggested to reduce power consumption, delay, and hardware components compared to existing architectures. In the proposed approach for the design of compressor circuits, current mode binary converters with 32 nm CNTFET technology are used. This work is done in three steps: (1) converting input currents into voltage and creating multi-level voltages. (2) Implementing voltage level detector. (3) Generation of output current based on threshold voltage. The proposed technique uses less number of transistors. The simulation was done under HSPICE software and the efficiency of the compressors was compared in terms of delay, power, and power delay product (PDP). Based on the simulation results, the PDP value for 4:2 and 5:2 compressor circuits is calculated as 0.0097 and 0.0131 fJ, respectively. Then, an approximate multiplication of 8 x 8 using these compressors is designed for multiplying images under MATLAB software. This multiplier has achieved a good improvement in terms of PSNR and MSSIM (respectively 9.14 and 2.85%) compared to advanced approximate multipliers. Also, the proposed approach performs better in terms of accuracy, power consumption, and delay.
引用
收藏
页码:3042 / 3072
页数:31
相关论文
共 50 条
  • [41] Ultra low voltage, low power 4-2 compressor for high speed multiplications
    Gu, JM
    Chang, CH
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 321 - 324
  • [42] Scandium doped Ge2Sb2Te5 for high-speed and low-power-consumption phase change memory
    Wang, Yong
    Zheng, Yonghui
    Liu, Guangyu
    Li, Tao
    Guo, Tianqi
    Cheng, Yan
    Lv, Shilong
    Song, Sannian
    Ren, Kun
    Song, Zhitang
    APPLIED PHYSICS LETTERS, 2018, 112 (13)
  • [43] A Novel High-Speed, Low-Power CNTFET-Based Inexact Full Adder Cell for Image Processing Application of Motion Detector
    Mehrabani, Yavar Safaei
    Mirzaee, Reza Faghih
    Zareei, Zahra
    Daryabari, Seyedeh Mohtaram
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (05)
  • [44] A novel CNTFET based Schmitt-Trigger read decoupled 12T SRAM cell with high speed, low power, and high Ion/Ioff ratio
    Soni, Lokesh
    Pandey, Neeta
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 167
  • [45] FinFET Based 2-4 And 4-16 Mixed Line Decoder for Low Power and High Speed Application
    Sharma, Swati
    Saini, Lalit Mohan
    3RD INTERNATIONAL CONFERENCE ON CONDENSED MATTER & APPLIED PHYSICS (ICC-2019), 2020, 2220
  • [46] A low-PDAP and high-PSNR approximate 4:2 compressor cell in CNFET technology
    Mehrabani, Yavar Safaei
    Bagherizadeh, Mehdi
    Shafiabadi, Mohammad Hossein
    Ghasempour, Abolghasem
    CIRCUIT WORLD, 2019, 45 (03) : 156 - 168
  • [47] A High Speed and Low Power 8 Bit x 8 Bit Multiplier Design Using Novel Two Transistor (2T) XOR Gates
    Upadhyay, Himani
    Chowdhury, Shubhajit Roy
    JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (01) : 37 - 48
  • [48] CNTFET Based Ternary 1-Trit & 2-Trit Comparators for Low Power High-Performance Applications
    Suman Rani
    Balwinder Singh
    Rekha Devi
    Transactions on Electrical and Electronic Materials, 2021, 22 : 734 - 749
  • [49] A novel low power high speed BEC for 2GHz sampling rate Flash ADC in 45nm technology
    Hussain, Sarfraz
    Kumar, Rajesh
    Trivedi, Gaurav
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 133 - 138
  • [50] A Low Power 4T2C nvSRAM With Dynamic Current Compensation Operation Scheme
    Liu, Chao
    Yang, Jianguo
    Jiang, Pengfei
    Wang, Qiao
    Zhang, Donglin
    Gong, Tiancheng
    Ding, Qingting
    Zhao, Yuling
    Luo, Qing
    Xue, Xiaoyong
    Lv, Hangbing
    Liu, Ming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2020, 28 (11) : 2469 - 2473