A Novel Current Mode Approximate Multiplier Scheme Based on 4:2 and 5:2 Compressors with Low Power Consumption and High Speed in CNTFET Technology

被引:1
|
作者
Foroutan, Pegah [1 ]
Navi, Keivan [1 ]
机构
[1] GC Shahid Beheshti Univ, Dept Comp Sci & Engn, Tehran 1983969411, Iran
关键词
Approximate multipliers; Current mode; 4:2 Compressors; 5:2 Compressors; CNTFET; DESIGN;
D O I
10.1007/s00034-023-02593-y
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Recent developments in multiplication circuits with fewer transistors, higher speed, and reduced energy consumption are lowering hardware costs. Approximate multiplication is used for fault-tolerant applications, such as image and signal processing. These applications offer considerable improvement at the cost of reduced accuracy. Compressors are the main component of any multiplier structure. In this work, the design of an approximate multiplier based on current mode, using 4:2 and 5:2 approximate compressors and current over scaling technique is suggested to reduce power consumption, delay, and hardware components compared to existing architectures. In the proposed approach for the design of compressor circuits, current mode binary converters with 32 nm CNTFET technology are used. This work is done in three steps: (1) converting input currents into voltage and creating multi-level voltages. (2) Implementing voltage level detector. (3) Generation of output current based on threshold voltage. The proposed technique uses less number of transistors. The simulation was done under HSPICE software and the efficiency of the compressors was compared in terms of delay, power, and power delay product (PDP). Based on the simulation results, the PDP value for 4:2 and 5:2 compressor circuits is calculated as 0.0097 and 0.0131 fJ, respectively. Then, an approximate multiplication of 8 x 8 using these compressors is designed for multiplying images under MATLAB software. This multiplier has achieved a good improvement in terms of PSNR and MSSIM (respectively 9.14 and 2.85%) compared to advanced approximate multipliers. Also, the proposed approach performs better in terms of accuracy, power consumption, and delay.
引用
收藏
页码:3042 / 3072
页数:31
相关论文
共 50 条
  • [21] Static Approximate Modified Mirror-Full Adder for High Speed and Low Power Operations Using 32 nm CNTFET Technology
    Juneja, Sagar
    Elangovan, M.
    Sharma, Kulbhushan
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (06)
  • [22] Machine Learning based Power Efficient Approximate 4: 2 Compressors for Imprecise Multipliers
    Maddisetti, Lavanya
    Ravindra, J. V. R.
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 221 - 226
  • [23] Implementation of a Robust Framework for Low Power Approximate Multiplier Using Novel 3:2 and 4:2 Compressor for Image Processing Applications
    Thakur G.
    Sohal H.
    Jain S.
    Micro and Nanosystems, 2023, 15 (03) : 223 - 239
  • [24] Low-Power Approximate Multiplier With Error Recovery Using a New Approximate 4-2 Compressor
    Strollo, Antonio G. M.
    De Caro, Davide
    Napoli, Ettore
    Petra, Nicola
    Di Meo, Gennaro
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [25] Low Power and High Speed Current-Mode Memristor-Based TLGs
    Dara, Chandra Babu
    Haniotakis, Themistoklis
    Tragoudas, Spyros
    PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 89 - 94
  • [26] A High Speed Low Power Modulo 2n+1 Multiplier Design Using Carbon-nanotube Technology
    Qi, He
    Kim, Yong-Bin
    Choi, Minsu
    2012 IEEE 55TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2012, : 406 - 409
  • [27] A Radix-4 Partial Product Generation-Based Approximate Multiplier for High-speed and Low-power Digital Signal Processing
    Sun, Xiaoting
    Guo, Yi
    Liu, Zhenhao
    Kimura, Shinji
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 777 - 780
  • [28] Low-Power High-Speed Analog Multiplier/Divider Based on a New Current Squarer Circuit
    Maryan, Mohammad Moradinezhad
    Ghanaatian, Ahmad
    Azhari, Seyed Javad
    Abrishamifar, Adib
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2018, 43 (06) : 2909 - 2918
  • [29] Low-Power High-Speed Analog Multiplier/Divider Based on a New Current Squarer Circuit
    Mohammad Moradinezhad Maryan
    Ahmad Ghanaatian
    Seyed Javad Azhari
    Adib Abrishamifar
    Arabian Journal for Science and Engineering, 2018, 43 : 2909 - 2918
  • [30] CNTFET Based 4-Trit Hybrid Ternary Adder-Subtractor for low Power & High-Speed Applications
    Suman Rani
    Balwinder Singh
    Silicon, 2022, 14 : 689 - 702