A Low Power 4T2C nvSRAM With Dynamic Current Compensation Operation Scheme

被引:5
|
作者
Liu, Chao [1 ,2 ]
Yang, Jianguo [3 ,4 ]
Jiang, Pengfei [2 ,4 ]
Wang, Qiao [2 ,4 ]
Zhang, Donglin [2 ,4 ]
Gong, Tiancheng [2 ,4 ]
Ding, Qingting [2 ,4 ]
Zhao, Yuling [2 ,4 ]
Luo, Qing [2 ,4 ]
Xue, Xiaoyong [5 ,6 ]
Lv, Hangbing [2 ,4 ]
Liu, Ming [2 ,4 ]
机构
[1] Univ Sci & Technol China, Dept Elect Sci & Technol, Hefei 230000, Peoples R China
[2] Univ Chinese Acad Sci, Sch Microelect, Beijing 100020, Peoples R China
[3] Zhejiang Lab, Hangzhou 311121, Peoples R China
[4] Chinese Acad Sci, Key Lab Microelect Devices & Integrated Technol, Inst Microelect, Beijing 100020, Peoples R China
[5] Fudan Univ, ASIC, Sch Microelect, Shanghai 201203, Peoples R China
[6] Fudan Univ, Syst State Key Lab, Sch Microelect, Shanghai 201203, Peoples R China
基金
中国国家自然科学基金;
关键词
Ferroelectric capacitor (FeCAP); low power; nonvolatile static random access memory (nvSRAM); polarization-dependent leakage current (PDLC); NONVOLATILE SRAM; BACKUP; CELL;
D O I
10.1109/TVLSI.2020.3019524
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This study proposed a novel nonvolatile static random access memory (nvSRAM) cell with two ferroelectric capacitors (FeCAPs) embedded inside a 4T SRAM cell, i.e., 4T2C, for minimal area penalty and full logic compatibility. The FeCAP with 10-nm-thick Hf0.5Zr0.5O2 film shows excellent ferroelectricity (Pr = 15 mu C/cm(2)) and good memory characteristics (cycles > 10(11)). The 4T2C nvSRAM is capable of storing and restoring previous memory states for nonvolatile data storage. To compensate the leakage current in the dynamic nodes of 4T load less SRAM, we propose a dynamic current compensation operation scheme by exploiting the polarization-dependent leakage current of FeCAP. Outstanding characteristics were achieved in this nvSRAM cell: 1) elimination of the dc path; 2) ultralow store and restore power consumption; and 3) high area efficiency.
引用
收藏
页码:2469 / 2473
页数:5
相关论文
共 50 条
  • [1] Hybrid CMOS-Memristor 4T-NVSRAM Cell for Low Power Applications
    Jadon, Atibhi
    Akashe, Shyam
    2014 INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2014, : 369 - 373
  • [2] Programming scheme based optimization of hybrid 4T-2R OxRAM NVSRAM
    Majumdar, Swatilekha
    Kingra, Sandeep Kaur
    Suri, Manan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2017, 32 (09)
  • [3] A Low Power and Low Current-Mismatch Charge Pump with Dynamic Current Compensation
    Liu, Lianxi
    Gao, Shaopu
    Mu, Junchao
    Zhu, Zhangming
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (12)
  • [4] Dynamic performance of an enhanced STATCOM current control scheme for reactive power compensation
    Marei, MI
    El-Saadany, EF
    Salama, MMA
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 359 - 362
  • [5] Hybrid CMOS-OxRAM Based 4T-2R NVSRAM with Efficient Programming Scheme
    Majumdar, Swatilekha
    Kingra, Sandeep Kaur
    Suri, Manan
    Tikyani, Manish
    2016 16TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS), 2016,
  • [6] A novel MTCMOS based 8T2M NVSRAM design for low power applications with high temperature endurance
    Chakraborty, Udayan
    Majumder, Tanmoy
    Debbarma, Rupanjal
    Das, Narottam
    Bhattacharjee, Abhishek
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2024, 39 (08)
  • [7] A Wide Dynamic Range Low Power 2x Time Amplifier Using Current Subtraction Scheme
    Molaei, Hasan
    Khorami, Ata
    Hajsadeghi, Khosrow
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 462 - 465
  • [8] Low-power scheme of NMOS 4-phase dynamic logic
    Song, BY
    Furuie, M
    Yoshida, Y
    Onoye, T
    Shirakawa, I
    IEICE TRANSACTIONS ON ELECTRONICS, 1999, E82C (09) : 1772 - 1776
  • [9] Design of a 3T Current Reference for Low-Voltage, Low-Power Operation
    De Rose, Raffaele
    Crupi, Felice
    Paliy, Maksym
    Lanuzza, Marco
    Iannaccone, Giuseppe
    2018 INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2018), 2018, : 13 - 16
  • [10] A Charge-Domain 4T2C eDRAM Compute-in-Memory Macro With Enhanced Variation Tolerance and Low-Overhead Data Conversion Schemes
    Jung, In-Jun
    Kim, Do Han
    Jo, Minyoung
    Ko, Dong Han
    Lee, Youngkyu
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (04) : 1824 - 1828