Characterization of ESD-induced electromigration on CMOS metallization in on-chip ESD protection circuit

被引:2
|
作者
Hou, Yang-Shou [1 ]
Lin, Chun-Yu [2 ]
机构
[1] Natl Taiwan Normal Univ, Dept Elect Engn, Taipei, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
关键词
electrostatic discharge (ESD); electromigration; system-level ESD; metallization; back end of line (BEOL); DEVICE; DESIGN;
D O I
10.35848/1347-4065/ad1776
中图分类号
O59 [应用物理学];
学科分类号
摘要
Electrostatic discharge (ESD) and electromigration are critical issues that significantly impact the reliability of ICs. While both of these phenomena have been studied independently, the combination of the two, ESD-induced electromigration, has received less attention, potentially compromising IC reliability. This work analyzes various types of metal with different lengths, widths, and angles commonly used in ESD protection circuits in the CMOS process. The objective is to observe their behavior under continuous ESD zapping. The ESD-induced electromigration of metallization in the CMOS process has been analyzed, and metal sensitivity to system-level ESD events has also been identified. It is also analyzed from the perspective of energy that the ESD energy that metal can withstand will decrease as the ESD voltage increases, which will be even more detrimental to the ESD reliability of ICs. The findings from this study aim to provide valuable insights for designing metal lines in ICs to enhance ESD protection.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Systematic Characterization of Graphene ESD Interconnects for On-Chip ESD Protection
    Chen, Qi
    Ma, Rui
    Zhang, Wei
    Lu, Fei
    Wang, Chenkun
    Liang, Owen
    Zhang, Feilong
    Li, Cheng
    Tang, He
    Xie, Ya-Hong
    Wang, Albert
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3205 - 3212
  • [2] High-Voltage Driving Circuit with On-Chip ESD Protection in CMOS Technology
    Lin, Chun-Yu
    Chiu, Yan-Lian
    2017 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATICS AND BIOMEDICAL SCIENCES (ICIIBMS), 2017, : 223 - 224
  • [3] A NEW ON-CHIP ESD PROTECTION CIRCUIT WITH DUAL PARASITIC SCR STRUCTURES FOR CMOS VLSI
    WU, CY
    KER, MD
    LEE, CY
    KO, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) : 274 - 280
  • [4] On-chip transient detection circuit for system-level ESD protection in CMOS ICs
    Ker, Ming-Dou
    Yen, Cheng-Cheng
    Shih, Pi-Chia
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 361 - 364
  • [5] An on-chip NMOS ESD protection circuit with low trigger voltage and high ESD robustness
    Chen, Di-Ping
    Liu, Xing
    He, Long
    Chen, Si-Yuan
    Hunan Daxue Xuebao/Journal of Hunan University Natural Sciences, 2 (115-118):
  • [6] On-chip ESD protection for RFICS
    Rosenbaum, Elyse
    Hyvonen, Sami
    RADIO DESIGN IN NANOMETER TECHNOLOGIES, 2006, : 173 - +
  • [8] Anomalous latchup failure induced by on-chip ESD protection circuit in a high-voltage CMOS IC product
    Lin, IC
    Huang, CY
    Chao, CJ
    Ker, MD
    MICROELECTRONICS RELIABILITY, 2003, 43 (08) : 1295 - 1301
  • [9] Anomalous latchup failure induced by on-chip ESD protection circuit in a high-voltage CMOS IC product
    Lin, IC
    Huang, CY
    Chao, CJ
    Ker, MD
    Chuan, SY
    Leu, LY
    Chiu, FC
    Tseng, JC
    PROCEEDINGS OF THE 9TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2002, : 75 - 79
  • [10] ESD-induced circuit performance degradation in RFICs
    Gong, K
    Feng, HG
    Zhan, RY
    Wang, AZ
    MICROELECTRONICS RELIABILITY, 2001, 41 (9-10) : 1379 - 1383