Characterization of ESD-induced electromigration on CMOS metallization in on-chip ESD protection circuit

被引:2
|
作者
Hou, Yang-Shou [1 ]
Lin, Chun-Yu [2 ]
机构
[1] Natl Taiwan Normal Univ, Dept Elect Engn, Taipei, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
关键词
electrostatic discharge (ESD); electromigration; system-level ESD; metallization; back end of line (BEOL); DEVICE; DESIGN;
D O I
10.35848/1347-4065/ad1776
中图分类号
O59 [应用物理学];
学科分类号
摘要
Electrostatic discharge (ESD) and electromigration are critical issues that significantly impact the reliability of ICs. While both of these phenomena have been studied independently, the combination of the two, ESD-induced electromigration, has received less attention, potentially compromising IC reliability. This work analyzes various types of metal with different lengths, widths, and angles commonly used in ESD protection circuits in the CMOS process. The objective is to observe their behavior under continuous ESD zapping. The ESD-induced electromigration of metallization in the CMOS process has been analyzed, and metal sensitivity to system-level ESD events has also been identified. It is also analyzed from the perspective of energy that the ESD energy that metal can withstand will decrease as the ESD voltage increases, which will be even more detrimental to the ESD reliability of ICs. The findings from this study aim to provide valuable insights for designing metal lines in ICs to enhance ESD protection.
引用
收藏
页数:8
相关论文
共 50 条
  • [31] Comparison of different on-chip ESD protection structures in a 0.35 mu m CMOS technology
    Richier, C
    Maene, N
    Mabboux, G
    Bellens, R
    MICROELECTRONICS AND RELIABILITY, 1997, 37 (10-11): : 1537 - 1540
  • [32] MOS-bounded diodes for on-chip ESD protection in deep submicron CMOS process
    Ker, MD
    Lin, KH
    Chuang, CH
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (03): : 429 - 436
  • [33] The impact of drift implant and layout parameters on ESD robustness for on-chip ESD protection devices in 40-V CMOS technology
    Chang, Wei-Jen
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2007, 7 (02) : 324 - 332
  • [34] Compact Models for Simulation of On-Chip ESD Protection Networks
    Rosenbaum, Elyse
    Huang, Shudong
    Drallmeier, Matthew
    Zhou, Yujie
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (01) : 151 - 166
  • [35] On-chip ESD Protection Design Methodologies by CAD Simulation
    Pan, Zijin
    Li, Xunyu
    Hao, Weiquan
    Miao, Runyu
    Wang, Albert
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2024, 29 (01)
  • [36] On-Chip ESD Protection Design for HV Integrated Circuits
    Ker, Ming-Dou
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [37] Optimization of on-chip ESD protection structures for RF operations
    Liou, JJ
    Gao, XF
    Bernier, J
    Croft, G
    Wong, WS
    Vishwanathan, S
    EDMO 2002: 10TH IEEE INTERNATIONAL SYMPOSIUM ON ELECTRON DEVICES FOR MICROWAVE AND OPTOELECTRONIC APPLICATIONS, 2002, : 36 - 43
  • [38] Design of a distributed amplifier with on-chip ESD protection circuit in 130 nm SOICMOS technology
    Moussa, M. Si
    El Kaamouchi, M.
    Wybo, G.
    Wybo, G.
    Bens, A.
    Raskin, J. -P.
    Vanhoenaeker-Janvier, D.
    2007 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2007, : 111 - +
  • [39] Capacitor-Less Design of Power-Rail ESD Clamp Circuit With Adjustable Holding Voltage for On-Chip ESD Protection
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2476 - 2486
  • [40] INTERNAL CHIP ESD PHENOMENA BEYOND THE PROTECTION CIRCUIT
    DUVVURY, C
    ROUNTREE, RN
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (12) : 2133 - 2139