Characterization of ESD-induced electromigration on CMOS metallization in on-chip ESD protection circuit

被引:2
|
作者
Hou, Yang-Shou [1 ]
Lin, Chun-Yu [2 ]
机构
[1] Natl Taiwan Normal Univ, Dept Elect Engn, Taipei, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
关键词
electrostatic discharge (ESD); electromigration; system-level ESD; metallization; back end of line (BEOL); DEVICE; DESIGN;
D O I
10.35848/1347-4065/ad1776
中图分类号
O59 [应用物理学];
学科分类号
摘要
Electrostatic discharge (ESD) and electromigration are critical issues that significantly impact the reliability of ICs. While both of these phenomena have been studied independently, the combination of the two, ESD-induced electromigration, has received less attention, potentially compromising IC reliability. This work analyzes various types of metal with different lengths, widths, and angles commonly used in ESD protection circuits in the CMOS process. The objective is to observe their behavior under continuous ESD zapping. The ESD-induced electromigration of metallization in the CMOS process has been analyzed, and metal sensitivity to system-level ESD events has also been identified. It is also analyzed from the perspective of energy that the ESD energy that metal can withstand will decrease as the ESD voltage increases, which will be even more detrimental to the ESD reliability of ICs. The findings from this study aim to provide valuable insights for designing metal lines in ICs to enhance ESD protection.
引用
收藏
页数:8
相关论文
共 50 条
  • [21] Comparison of different on-chip ESD protection structures in a 0.35 μm CMOS technology
    Richier, C.
    Maene, N.
    Mabboux, G.
    Bellens, R.
    Microelectronics Reliability, 1997, 37 (10-11): : 1537 - 1540
  • [22] A new design for complete on-chip ESD protection
    Wang, AZ
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 87 - 90
  • [23] System-level ESD protection design with on-chip transient detection circuit
    Yen, Cheng-Cheng
    Ker, Ming-Dou
    Shih, Pi-Chia
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 616 - 619
  • [24] A study of ESD-induced latent damage in CMOS integrated circuits
    Huh, Y
    Lee, MG
    Lee, J
    Jung, HC
    Li, T
    Song, DH
    Lee, YJ
    Hwang, JM
    Sung, YK
    Kang, SM
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 279 - 283
  • [25] Minimize ESD-induced downtime
    Lakshminarayanan, Y
    EDN, 2005, 50 (06) : 83 - +
  • [26] Foreword - On-Chip ESD
    Mergens, MPJ
    MICROELECTRONICS RELIABILITY, 2002, 42 (06) : 861 - 861
  • [27] Foreword - On-chip ESD
    Mergens, MPJ
    MICROELECTRONICS RELIABILITY, 2001, 41 (11) : 1737 - 1737
  • [28] On-Chip ESD Monitor
    Kannan, K. T.
    Vaisband, Boris
    Iyer, Subramanian S.
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 2225 - 2233
  • [29] ESD protection design with on-chip ESD bus and high-voltage-tolerant ESD clamp circuit for mixed-voltage I/O buffers
    Ker, Ming-Dou
    Chang, Wei-Jen
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (06) : 1409 - 1416
  • [30] Design and Optimization of SCR Devices for On-chip ESD Protection in Advanced SOI CMOS Technologies
    Li, Junjun
    Di Sarro, James
    Gauthier, Robert
    2012 34TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2012,