Characterization of ESD-induced electromigration on CMOS metallization in on-chip ESD protection circuit

被引:2
|
作者
Hou, Yang-Shou [1 ]
Lin, Chun-Yu [2 ]
机构
[1] Natl Taiwan Normal Univ, Dept Elect Engn, Taipei, Taiwan
[2] Natl Yang Ming Chiao Tung Univ, Inst Elect, Hsinchu, Taiwan
关键词
electrostatic discharge (ESD); electromigration; system-level ESD; metallization; back end of line (BEOL); DEVICE; DESIGN;
D O I
10.35848/1347-4065/ad1776
中图分类号
O59 [应用物理学];
学科分类号
摘要
Electrostatic discharge (ESD) and electromigration are critical issues that significantly impact the reliability of ICs. While both of these phenomena have been studied independently, the combination of the two, ESD-induced electromigration, has received less attention, potentially compromising IC reliability. This work analyzes various types of metal with different lengths, widths, and angles commonly used in ESD protection circuits in the CMOS process. The objective is to observe their behavior under continuous ESD zapping. The ESD-induced electromigration of metallization in the CMOS process has been analyzed, and metal sensitivity to system-level ESD events has also been identified. It is also analyzed from the perspective of energy that the ESD energy that metal can withstand will decrease as the ESD voltage increases, which will be even more detrimental to the ESD reliability of ICs. The findings from this study aim to provide valuable insights for designing metal lines in ICs to enhance ESD protection.
引用
收藏
页数:8
相关论文
共 50 条
  • [41] Characterization of Off Chip ESD Protection Devices
    Ashton, Robert
    Lescouzeres, Lionel
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS - 2008, 2008, : 21 - +
  • [42] CMOS ON-CHIP ELECTROSTATIC DISCHARGE PROTECTION CIRCUIT USING 4-SCR STRUCTURES WITH LOW ESD-TRIGGER VOLTAGE
    KER, MD
    WU, CY
    SOLID-STATE ELECTRONICS, 1994, 37 (01) : 17 - 26
  • [43] On-chip transient detection circuit for system-level ESD protection in CMOS integrated circuits to meet electromagnetic compatibility regulation
    Ker, Ming-Dou
    Yen, Cheng-Cheng
    Shih, Pi-Chia
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2008, 50 (01) : 13 - 21
  • [44] Failure analysis of ESD-induced failures
    Voldman, S
    Chaine, M
    Worley, E
    Colvin, J
    Wallash, A
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 1998, : 386 - 386
  • [45] Failure analysis of ESD-induced failures
    Voldman, S
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS - 1998, 1998, : 386 - 386
  • [46] CMOS on-chip electrostatic discharge protection circuit using four-SCR structures with low ESD-trigger voltage
    Ker, Ming-Dou
    Wu, Chung-Yu
    1600, (37):
  • [47] On-Chip ESD Protection Device for High-Speed I/O Applications in CMOS Technology
    Chen, Jie-Ting
    Lin, Chun-Yu
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (10) : 3979 - 3985
  • [48] On-chip ESD protection design by using polysilicon diodes in CMOS technology for smart card application
    Wang, TH
    Ker, MD
    ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM PROCEEDINGS, 2000, 2000, : 266 - 275
  • [49] Impact of ESD-induced soft drain junction damage on CMOS product lifetime
    Reiner, JC
    Keller, T
    Jäggi, H
    Mira, S
    PROCEEDINGS OF THE 2001 8TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 2001, : 77 - 78
  • [50] ESD effects on electromigration performance of aluminum metallization system
    Vinson, JE
    Dion, MJ
    ISTFA 2000: PROCEEDINGS OF THE 26TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, 2000, : 189 - 194