A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications

被引:3
|
作者
Kalaiselvi, C. M. [1 ]
Sabeenian, R. S. [2 ]
机构
[1] Sona Coll Technol, Salem, India
[2] Sona Coll Technol, Dept ECE, Salem, India
关键词
LOW-POWER; LATENCY; PROOF;
D O I
10.1038/s41598-023-49913-5
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
A technique for efficiently multiplying two signed numbers using limited area and high speed is presented in this paper. This work uses both the Booth and Vedic multiplication sutra methodologies to enhance the speed and reduction in the area by using two VLSI architectures of radix encoding techniques-Radix-4 and Radix-8-with the Vedic multiplier. The functionality of the proposed methods is tested using an Artix-7 Field Programmable Gate Array (FPGA-XC7A100T-CSG324) in Xilinx Vivado 2019.1 and ASIC 45 nm technology. Two methods of Booth encoding using Vedic multiplier (Urdhva-Tiryakbhyam sutra) were used to develop, and examine the benefits of rapid computational multiplier. The results of the proposed multiplier for Booth-Vedic-Radix-4 encoding (BVR-4) decrease area by 89% and improve Area-Delay Product (ADP) by 72% for a 16-bit multiplier when subjected to other existing multipliers. The Booth-Vedic-Radix-8 (BVR-8) method shows that there will be an 89% reduction in area and an improvement in ADP by 72% for the 16-bit multiplier. The performance is evaluated regarding area occupancy (i.e., LUTs number) and propagation delay (output time). In terms of resource utilization, the proposed BVR-4 and BVR-8 multipliers outperform all the current designs with a marginal effect on speed and area for narrower bit-width ranges.
引用
收藏
页数:21
相关论文
共 50 条
  • [41] Fast 4-2 Compressor of Booth Multiplier Circuits for High-Speed RISC Processor
    Yuan, S. C.
    INTERNATIONAL ELECTRONIC CONFERENCE ON COMPUTER SCIENCE, 2008, 1060 : 286 - 288
  • [42] GaAs multiplier and adder designs for high-speed DSP applications
    Beaumont-Smith, A
    Burgess, N
    Cui, S
    Liebelt, M
    THIRTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1517 - 1521
  • [43] High-Speed Montgomery Modular Multiplication Using High-Radix Systolic Multiplier
    Zhang Rui
    He Debiao
    Chen Jianhua
    Hu Jin
    PROCEEDINGS OF 2009 CONFERENCE ON COMMUNICATION FACULTY, 2009, : 265 - 268
  • [44] A high-speed/low-power multiplier using an advanced spurious power suppression technique
    Chen, Kuan-Hung
    Chu, Yuan-Sun
    Chen, Yu-Min
    Guo, Jiun-In
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3139 - 3142
  • [45] Modular motors get set for high-speed applications
    不详
    PROFESSIONAL ENGINEERING, 2003, 16 (10) : 57 - 57
  • [46] Design of High Speed Low Power Multiplier using Reversible logic: a Vedic Mathematical Approach
    Rakshith, T. R.
    Saligram, Rakshith
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 775 - 781
  • [47] MODULAR, HIGH-SPEED SERIAL PIPELINE MULTIPLIER FOR DIGITAL SIGNAL-PROCESSING
    BALDWIN, GL
    MORRIS, BL
    FRASER, DB
    TRETOLA, AR
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (03) : 400 - 408
  • [48] Vedic division methodology for high-speed very large scale integration applications
    Saha, Prabir
    Kumar, Deepak
    Bhattacharyya, Partha
    Dandapat, Anup
    JOURNAL OF ENGINEERING-JOE, 2014,
  • [49] Design, FPGA implementation and statistical analysis of a high-speed and low-area TRNG based on an AES s-box post-processing technique
    Garipcan, Ali Murat
    Erdem, Ebubekir
    ISA Transactions, 2021, 117 : 160 - 171
  • [50] High-speed, area efficient VLSI architecture of Wallace-Tree multiplier for DSP-applications
    Mandloi, Aditya
    Agrawal, Shreshtha
    Sharma, Shrenee
    Shrivastava, Shruti
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,