共 50 条
- [21] A New Reduced Multiplication Structure for Low Power and Low Area Modified Booth Encoding Multiplier INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 2767 - 2771
- [23] Run Time Reconfigurable Modified Vedic Multiplier for High Speed Multimedia Applications 2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 2109 - 2113
- [25] Design and Implementation of High-speed, Low-Area Switch Debouncer ASIC for Deep Submicron Technology 2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
- [28] Han-Carlson adder based high-speed Vedic multiplier for complex multiplication MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (09): : 3901 - 3906