A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications

被引:3
|
作者
Kalaiselvi, C. M. [1 ]
Sabeenian, R. S. [2 ]
机构
[1] Sona Coll Technol, Salem, India
[2] Sona Coll Technol, Dept ECE, Salem, India
关键词
LOW-POWER; LATENCY; PROOF;
D O I
10.1038/s41598-023-49913-5
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
A technique for efficiently multiplying two signed numbers using limited area and high speed is presented in this paper. This work uses both the Booth and Vedic multiplication sutra methodologies to enhance the speed and reduction in the area by using two VLSI architectures of radix encoding techniques-Radix-4 and Radix-8-with the Vedic multiplier. The functionality of the proposed methods is tested using an Artix-7 Field Programmable Gate Array (FPGA-XC7A100T-CSG324) in Xilinx Vivado 2019.1 and ASIC 45 nm technology. Two methods of Booth encoding using Vedic multiplier (Urdhva-Tiryakbhyam sutra) were used to develop, and examine the benefits of rapid computational multiplier. The results of the proposed multiplier for Booth-Vedic-Radix-4 encoding (BVR-4) decrease area by 89% and improve Area-Delay Product (ADP) by 72% for a 16-bit multiplier when subjected to other existing multipliers. The Booth-Vedic-Radix-8 (BVR-8) method shows that there will be an 89% reduction in area and an improvement in ADP by 72% for the 16-bit multiplier. The performance is evaluated regarding area occupancy (i.e., LUTs number) and propagation delay (output time). In terms of resource utilization, the proposed BVR-4 and BVR-8 multipliers outperform all the current designs with a marginal effect on speed and area for narrower bit-width ranges.
引用
收藏
页数:21
相关论文
共 50 条
  • [21] A New Reduced Multiplication Structure for Low Power and Low Area Modified Booth Encoding Multiplier
    Ravi, Nirlakalla
    Rao, T. Subba
    Rao, B. Bhaskara
    Prasad, T. Jayachandra
    INTERNATIONAL CONFERENCE ON MODELLING OPTIMIZATION AND COMPUTING, 2012, 38 : 2767 - 2771
  • [22] Design of area-speed efficient Anurupyena Vedic multiplier for deep learning applications
    Kalaiselvi, C. M.
    Sabeenian, R. S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 119 (03) : 521 - 533
  • [23] Run Time Reconfigurable Modified Vedic Multiplier for High Speed Multimedia Applications
    Sivanandam, K.
    Kumar, P.
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 2109 - 2113
  • [24] High-Speed Modular Multiplier for Lattice-Based Cryptosystems
    Tan, Weihang
    Case, Benjamin M.
    Wang, Antian
    Gao, Shuhong
    Lao, Yingjie
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (08) : 2927 - 2931
  • [25] Design and Implementation of High-speed, Low-Area Switch Debouncer ASIC for Deep Submicron Technology
    Yagain, Deepa
    Chennapnoor, Sheetal
    Yagain, Harish
    2011 ANNUAL IEEE INDIA CONFERENCE (INDICON-2011): ENGINEERING SUSTAINABLE SOLUTIONS, 2011,
  • [26] Low-area and high-speed hardware architectures of LBlock cipher for Internet of Things image encryption
    Singh, Pulkit
    Acharya, Bibhudendra
    Chaurasiya, Rahul Kumar
    JOURNAL OF ELECTRONIC IMAGING, 2022, 31 (03)
  • [27] Low-area and high-speed hardware architectures of KLEIN lightweight block cipher for image encryption
    Singh, Pulkit
    Agrawal, Bhaskar
    Chaurasiya, Rahul Kumar
    Acharya, Bibhudendra
    JOURNAL OF ELECTRONIC IMAGING, 2023, 32 (01)
  • [28] Han-Carlson adder based high-speed Vedic multiplier for complex multiplication
    Gupta, Tapsi
    Sharma, Janki Ballabh
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2018, 24 (09): : 3901 - 3906
  • [29] High-Speed FPGA Implementation of SIKE Based on an Ultra-Low-Latency Modular Multiplier
    Tian, Jing
    Wu, Bo
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (09) : 3719 - 3731
  • [30] 4-2 compressor of fast booth multiplier for high-speed RISC processor
    Yuan, S. C.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (09) : 869 - 875