共 50 条
- [31] A novel pipelined multiplier for high-speed DSP applications ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 107 - 110
- [33] A high-speed, low-area processor array architecture for multiplication over GF(2m) 2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 271 - +
- [34] Low voltage low power high-speed BiCMOS multiplier Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 2
- [35] A low-power, low-area modular architecture for high density neural probes 2015 7TH INTERNATIONAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING (NER), 2015, : 521 - 524
- [37] High Speed, Efficient Area, Low Power Novel Modified Booth Encoder Multiplier for Signed-Unsigned Number ARTIFICIAL INTELLIGENCE PERSPECTIVES IN INTELLIGENT SYSTEMS, VOL 1, 2016, 464 : 321 - 333
- [39] A High Speed and Area Efficient Booth Recoded Wallace Tree Multiplier for fast Arithmetic Circuits 2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 220 - 223
- [40] A low-area, high-speed, processor array architecture for field ALU over GF (2m) MEDIA CONVERGENCE: MOVING TO THE NEXT GENERATION, 2007, : 297 - 305