A modular technique of Booth encoding and Vedic multiplier for low-area and high-speed applications

被引:3
|
作者
Kalaiselvi, C. M. [1 ]
Sabeenian, R. S. [2 ]
机构
[1] Sona Coll Technol, Salem, India
[2] Sona Coll Technol, Dept ECE, Salem, India
关键词
LOW-POWER; LATENCY; PROOF;
D O I
10.1038/s41598-023-49913-5
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
A technique for efficiently multiplying two signed numbers using limited area and high speed is presented in this paper. This work uses both the Booth and Vedic multiplication sutra methodologies to enhance the speed and reduction in the area by using two VLSI architectures of radix encoding techniques-Radix-4 and Radix-8-with the Vedic multiplier. The functionality of the proposed methods is tested using an Artix-7 Field Programmable Gate Array (FPGA-XC7A100T-CSG324) in Xilinx Vivado 2019.1 and ASIC 45 nm technology. Two methods of Booth encoding using Vedic multiplier (Urdhva-Tiryakbhyam sutra) were used to develop, and examine the benefits of rapid computational multiplier. The results of the proposed multiplier for Booth-Vedic-Radix-4 encoding (BVR-4) decrease area by 89% and improve Area-Delay Product (ADP) by 72% for a 16-bit multiplier when subjected to other existing multipliers. The Booth-Vedic-Radix-8 (BVR-8) method shows that there will be an 89% reduction in area and an improvement in ADP by 72% for the 16-bit multiplier. The performance is evaluated regarding area occupancy (i.e., LUTs number) and propagation delay (output time). In terms of resource utilization, the proposed BVR-4 and BVR-8 multipliers outperform all the current designs with a marginal effect on speed and area for narrower bit-width ranges.
引用
收藏
页数:21
相关论文
共 50 条
  • [31] A novel pipelined multiplier for high-speed DSP applications
    Khatibzadeh, A
    Raahemifar, A
    ISSCS 2005: International Symposium on Signals, Circuits and Systems, Vols 1 and 2, Proceedings, 2005, : 107 - 110
  • [32] LSHIM: Low-Power and Small-Area Inexact Multiplier for High-Speed Error-Resilient Applications
    Izadi, Azin
    Jamshidi, Vahid
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2025, 15 (01) : 94 - 104
  • [33] A high-speed, low-area processor array architecture for multiplication over GF(2m)
    Fayed, Mohamed
    El-Kharashi, M. Watheq
    Gebali, Fayez
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 271 - +
  • [34] Low voltage low power high-speed BiCMOS multiplier
    Cheng, Kuo-Hsing
    Yeha, Yu-Kwang
    Lian, Farn-Son
    Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 2
  • [35] A low-power, low-area modular architecture for high density neural probes
    Angotzi, G. N.
    Berdondini, L.
    2015 7TH INTERNATIONAL IEEE/EMBS CONFERENCE ON NEURAL ENGINEERING (NER), 2015, : 521 - 524
  • [36] A HIGH-SPEED LOW-COST MODULO PI MULTIPLIER WITH RNS ARITHMETIC APPLICATIONS
    SODERSTRAND, MA
    VERNIA, C
    PROCEEDINGS OF THE IEEE, 1980, 68 (04) : 529 - 532
  • [37] High Speed, Efficient Area, Low Power Novel Modified Booth Encoder Multiplier for Signed-Unsigned Number
    Rajput, Ravindra P.
    Swamy, M. N. Shanmukha
    ARTIFICIAL INTELLIGENCE PERSPECTIVES IN INTELLIGENT SYSTEMS, VOL 1, 2016, 464 : 321 - 333
  • [38] Low-power, low-area preamplifier for ultra high-speed multi-channel optical communication system
    Wang, Xiaoxia
    Wang, Zhigong
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2013, 41 (02) : 186 - 204
  • [39] A High Speed and Area Efficient Booth Recoded Wallace Tree Multiplier for fast Arithmetic Circuits
    Rao, Jagadeshwar M.
    Dubey, Sanjay
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 220 - 223
  • [40] A low-area, high-speed, processor array architecture for field ALU over GF (2m)
    Fayed, M.
    El-Kharashi, M. Watheq
    Gebali, F.
    MEDIA CONVERGENCE: MOVING TO THE NEXT GENERATION, 2007, : 297 - 305