New partitioned domino circuit for power-efficient wide gates

被引:0
|
作者
Asyaei, Mohammad [1 ]
机构
[1] Damghan Univ, Sch Engn, Damghan 3671641167, Iran
关键词
Domino logic; Wide gates; Noise immunity; Low-power design; DYNAMIC CIRCUIT; KEEPER;
D O I
10.1016/j.vlsi.2022.10.010
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, a new domino circuit is presented to decrease the power consumption of wide gates without considerable performance and robustness degradation. The suggested circuit technique modifies the output inverter to decrease the switching power by decreasing the voltage swing. Moreover, the wide pull-down net-works can be partitioned into smaller networks. To merge the partitioned pull-down networks, a dynamic NAND gate is employed to increase the circuit performance. Using the proposed technique, the leakage current is decreased in the wide gates because of the stacking effect. Also, the noise immunity is improved due to the body effect. The wide OR gates are simulated in 90-nm CMOS technology. Simulation results show 54% power reduction and 2.55 times improvement in the noise immunity at the same speed in comparison with the con-ventional circuit technique for 64-input OR gates. In addition, a 128-input AND-OR gate is designed using the proposed circuit. Results demonstrate that power and delay are reduced by 39% and 11%, respectively, compared to the conventional AND-OR gate at the same robustness.
引用
收藏
页码:320 / 327
页数:8
相关论文
共 50 条
  • [41] Single-phase SP-Domino: A limited-switching dynamic circuit technique for low-power wide fan-in logic gates
    Akl, Charbel J.
    Bayoumi, Magdy A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (02) : 141 - 145
  • [42] A new leakage-tolerant domino circuit using voltage-comparison for wide fan-in gates in deep sub-micron technology
    Asyaei, Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2015, 51 : 61 - 71
  • [43] Power-efficient prefetching on GPGPUs
    Falahati, Hajar
    Hessabi, Shaahin
    Abdi, Mania
    Baniasadi, Amirali
    JOURNAL OF SUPERCOMPUTING, 2015, 71 (08): : 2808 - 2829
  • [44] Power-Efficient Copper Access
    Guenach, Mamoun
    Nuzman, Carl
    Maes, Jochen
    Peeters, Michael
    Li, Yan
    Van Bruyssel, Danny
    Defoort, Frank
    BELL LABS TECHNICAL JOURNAL, 2010, 15 (02) : 117 - 129
  • [45] Power-efficient prefetching on GPGPUs
    Hajar Falahati
    Shaahin Hessabi
    Mania Abdi
    Amirali Baniasadi
    The Journal of Supercomputing, 2015, 71 : 2808 - 2829
  • [46] Power-Efficient DRAM Speculation
    Aggarwal, Nidhi
    Cantin, Jason F.
    Lipasti, Mikko H.
    Smith, James E.
    2008 IEEE 14TH INTERNATIONAL SYMPOSIUM ON HIGH PEFORMANCE COMPUTER ARCHITECTURE, 2008, : 291 - +
  • [47] A Simple Circuit Approach to Reduce Delay Variations in Domino Logic Gates
    Palumbo, Gaetano
    Pennisi, Melita
    Alioto, Massimo
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (10) : 2292 - 2300
  • [48] Power-Efficient Oscillator-Based Readout Circuit for Multichannel Resonant Volatile Sensors
    Pettine, Julia
    Petrescu, Violeta
    Karabacak, Devrez Mehmet
    Vandecasteele, Marianne
    Crego-Calama, Mercedes
    Van Hoof, Chris
    IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2012, 6 (06) : 542 - 551
  • [49] Power-Efficient and Secure WPCNs With Hardware Impairments and Non-Linear EH Circuit
    Boshkovska, Elena
    Derrick Wing Kwan Ng
    Dai, Linglong
    Schober, Robert
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2018, 66 (06) : 2642 - 2657
  • [50] A Novel Low-Complexity Power-Efficient Design of Standard Ternary Logic Gates using CNTFET
    Paul, Anisha
    Pradhan, Buddhadev
    2023 INTERNATIONAL CONFERENCE ON COMPUTER, ELECTRICAL & COMMUNICATION ENGINEERING, ICCECE, 2023,