2D Short-Channel Tunneling Transistor Relying on Dual-Gate Modulation for Integrated Circuits Application

被引:15
|
作者
Li, Ling [1 ]
Deng, Qunrui [1 ]
Sun, Yiming [1 ]
Zhang, Jielian [1 ]
Zheng, Tao [1 ]
Wang, Wenhai [1 ]
Pan, Yuan [1 ]
Gao, Wei [1 ]
Lu, Jianting [2 ]
Li, Jingbo [1 ,3 ]
Huo, Nengjie [1 ,4 ]
机构
[1] South China Normal Univ, Sch Semicond Sci & Technol, Foshan 528225, Peoples R China
[2] Sun Yat sen Univ Guangzhou, Sch Mat Sci & Engn, Guangzhou 510275, Peoples R China
[3] Zhejiang Univ, Coll Opt Sci & Engn, Hangzhou 310027, Peoples R China
[4] Guangdong Prov Key Lab Chip & Integrat Technol, Guangzhou 510631, Peoples R China
基金
中国国家自然科学基金;
关键词
dual-gate; integrated circuits; short-channels; transistors; tunneling; THRESHOLD VOLTAGE; NEGATIVE CAPACITANCE; MOS2; TRANSISTORS; GRAPHENE; CONTACT; METAL; FET;
D O I
10.1002/adfm.202304591
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
With continuous size scaling, the surface dangling bonds and short-channel effects will degrade silicon based transistor performance. Thus, it is of great importance to seek new channel materials and transistor architectures to further continue Moore's law. Herein, a new ultra-thin short-channel tunneling transistor is developed comprising all 2D- components. Distinct from usual 2D planar transistor, this device is configured with vertical MoS2/WSe2 junction and in-plane WSe2 channel, the switch states are realized by the gate-regulated barrier height of heterojunction, enabling the transition of transport mechanism between thermionic-emission and tunneling. Under dual-gate configuration, the transistor exhibits high performance with drive current of 4.58 & mu;A, on/off ratio of 4 x 10(7), subthreshold swing (SS) of 97 mV decade(-1) and drain-induced barrier lowering (DIBL) of 12 mV V-1, that can meet the requirement of logical applications in integrated circuits (IC). Taking advantage of the high-speed tunneling current and unique short-channel architecture, the device overcomes the issues of voltage spikes and long reverse recovery time that exist in usual electric components, and thus gains an access to the IC interface. This work provides a proof-of-concept transistor architecture relying on dual-gate modulation, opening up a promising perspective for next generation low-power, high-density, and large-scale IC technologies.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Short-channel effects on the static noise margin of 6T SRAM composed of 2D semiconductor MOSFETs
    Qian XIE
    Chen CHEN
    Mingjun LIU
    Shuang XIA
    Zheng WANG
    ScienceChina(InformationSciences), 2019, 62 (06) : 98 - 105
  • [32] Short-channel effects on the static noise margin of 6T SRAM composed of 2D semiconductor MOSFETs
    Xie, Qian
    Chen, Chen
    Liu, Mingjun
    Xia, Shuang
    Wang, Zheng
    SCIENCE CHINA-INFORMATION SCIENCES, 2019, 62 (06)
  • [33] Short-channel effects on the static noise margin of 6T SRAM composed of 2D semiconductor MOSFETs
    Qian Xie
    Chen Chen
    Mingjun Liu
    Shuang Xia
    Zheng Wang
    Science China Information Sciences, 2019, 62
  • [34] A simple 2D analytical threshold voltage model for fully depleted short-channel silicon-on-insulator MOSFETs
    Chang, KM
    Wang, HP
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2004, 19 (12) : 1397 - 1405
  • [35] 2-D Quantum Confined Threshold Voltage Shift Model for Asymmetric Short-Channel Junctionless Quadruple-Gate FETs
    Bae, Min Soo
    Yun, Ilgu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (11) : 5504 - 5510
  • [36] Gate length scaling beyond Si: Mono-layer 2D Channel FETs Robust to Short Channel Effects
    Dorow, C. J.
    Penumatcha, A.
    Kitamura, A.
    Rogan, C.
    O'Brien, K. P.
    Lee, S.
    Ramamurthy, R.
    Cheng, C-Y
    Maxey, K.
    Zhong, T.
    Tronic, T.
    Holybee, B.
    Richards, J.
    Oni, A.
    Lin, C-C
    Naylor, C. H.
    Arefin, N.
    Metz, M.
    Bristol, R.
    Clendenning, S. B.
    Avci, U.
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [37] 2-D modeling and analysis of short-channel behavior of a front high-K gate stack triple-material gate SB SON MOSFET
    Pritha Banerjee
    Tripty Kumari
    Subir Kumar Sarkar
    Applied Physics A, 2018, 124
  • [38] Broadband Artificial Tetrachromatic Synaptic Devices Composed of 2D/3D Integrated WSe2-GaN-based Dual-Channel Floating Gate Transistors
    Su, Zijia
    Yan, Yong
    Sun, Maorong
    Xuan, Zihao
    Cheng, Hengxiao
    Luo, Dongyang
    Gao, Zhixiang
    Yu, Huabin
    Zhang, Haochen
    Zuo, Chengjie
    Sun, Haiding
    ADVANCED FUNCTIONAL MATERIALS, 2024, 34 (33)
  • [39] A Two-Dimensional (2D) Analytical Modeling and Improved Short Channel Performance of Graded-Channel Gate-Stack (GCGS) Dual-Material Double-Gate (DMDG) MOSFET
    Vadthiya, Narendar
    Tripathi, Shweta
    Naik, R. Bhavani Shankar
    SILICON, 2018, 10 (06) : 2399 - 2407
  • [40] 2-D modeling and analysis of short-channel behavior of a front high-K gate stack triple-material gate SB SON MOSFET
    Banerjee, Pritha
    Kumari, Tripty
    Sarkar, Subir Kumar
    APPLIED PHYSICS A-MATERIALS SCIENCE & PROCESSING, 2018, 124 (02):