2D Short-Channel Tunneling Transistor Relying on Dual-Gate Modulation for Integrated Circuits Application

被引:15
|
作者
Li, Ling [1 ]
Deng, Qunrui [1 ]
Sun, Yiming [1 ]
Zhang, Jielian [1 ]
Zheng, Tao [1 ]
Wang, Wenhai [1 ]
Pan, Yuan [1 ]
Gao, Wei [1 ]
Lu, Jianting [2 ]
Li, Jingbo [1 ,3 ]
Huo, Nengjie [1 ,4 ]
机构
[1] South China Normal Univ, Sch Semicond Sci & Technol, Foshan 528225, Peoples R China
[2] Sun Yat sen Univ Guangzhou, Sch Mat Sci & Engn, Guangzhou 510275, Peoples R China
[3] Zhejiang Univ, Coll Opt Sci & Engn, Hangzhou 310027, Peoples R China
[4] Guangdong Prov Key Lab Chip & Integrat Technol, Guangzhou 510631, Peoples R China
基金
中国国家自然科学基金;
关键词
dual-gate; integrated circuits; short-channels; transistors; tunneling; THRESHOLD VOLTAGE; NEGATIVE CAPACITANCE; MOS2; TRANSISTORS; GRAPHENE; CONTACT; METAL; FET;
D O I
10.1002/adfm.202304591
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
With continuous size scaling, the surface dangling bonds and short-channel effects will degrade silicon based transistor performance. Thus, it is of great importance to seek new channel materials and transistor architectures to further continue Moore's law. Herein, a new ultra-thin short-channel tunneling transistor is developed comprising all 2D- components. Distinct from usual 2D planar transistor, this device is configured with vertical MoS2/WSe2 junction and in-plane WSe2 channel, the switch states are realized by the gate-regulated barrier height of heterojunction, enabling the transition of transport mechanism between thermionic-emission and tunneling. Under dual-gate configuration, the transistor exhibits high performance with drive current of 4.58 & mu;A, on/off ratio of 4 x 10(7), subthreshold swing (SS) of 97 mV decade(-1) and drain-induced barrier lowering (DIBL) of 12 mV V-1, that can meet the requirement of logical applications in integrated circuits (IC). Taking advantage of the high-speed tunneling current and unique short-channel architecture, the device overcomes the issues of voltage spikes and long reverse recovery time that exist in usual electric components, and thus gains an access to the IC interface. This work provides a proof-of-concept transistor architecture relying on dual-gate modulation, opening up a promising perspective for next generation low-power, high-density, and large-scale IC technologies.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] Investigation of Short-Channel Effects in 2D Negative-Capacitance Field-Effect Transistors
    You, Wei-Xiang
    Tsai, Chih-Peng
    Su, Pin
    2017 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2017,
  • [22] New Analytical Model for Short-Channel Fully Depleted Dual-Material Gate Silicon-on-Insulator Metal Semiconductor Field-Effect Transistor
    Chiang, Te-Kuang
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (12) : 8743 - 8748
  • [23] A Quasi-2D Threshold Voltage Model for Short-channel Junctionless (JL) Double-gate MOSFETs
    Chiang, Te-Kuang
    2012 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID STATE CIRCUIT (EDSSC), 2012,
  • [24] Compact modeling of short-channel effects in back-gated 2D negative capacitance (NC) FETs
    Jiang, Chunsheng
    Lu, Qing
    Pan, Liyang
    Li, Quanfu
    Peng, Huiling
    Zhang, Zhigang
    Song, Shuxiang
    Xu, Jun
    JOURNAL OF PHYSICS D-APPLIED PHYSICS, 2024, 57 (42)
  • [25] Threshold voltage, and 2D potential modeling within short-channel junctionless DG MOSFETs in subthreshold region
    Holtij, Thomas
    Schwarz, Mike
    Kloes, Alexander
    Iniguez, Benjamin
    SOLID-STATE ELECTRONICS, 2013, 90 : 107 - 115
  • [26] A NEW 2D ANALYTIC THRESHOLD-VOLTAGE MODEL FOR FULLY DEPLETED SHORT-CHANNEL SOI MOSFETS
    GUO, JY
    WU, CY
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (09) : 1653 - 1661
  • [27] Analysis of D.C Parameters of Short-Channel Heterostructure Double Gate Junction-Less MOSFET Circuits Considering Quantum Mechanical Effects
    Sen, Dipanjan
    Sengupta, Savio Jay
    Roy, Swarnil
    Chanda, Manash
    SILICON, 2021, 13 (04) : 1165 - 1175
  • [28] Analysis of D.C Parameters of Short-Channel Heterostructure Double Gate Junction-Less MOSFET Circuits Considering Quantum Mechanical Effects
    Dipanjan Sen
    Savio Jay Sengupta
    Swarnil Roy
    Manash Chanda
    Silicon, 2021, 13 : 1165 - 1175
  • [29] Density Gradient calibration for 2D quantum confinement : Tri-Gate SOI transistor application
    Pons, N.
    Triozon, F.
    Jaud, M-A
    Coquand, R.
    Martinie, S.
    Rozeau, O.
    Niquet, Y-M
    Nguyen, V-H
    Idrissi-El Oudrhiri, A.
    Barraud, S.
    2013 18TH INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2013), 2013, : 184 - 187
  • [30] A New Quasi-2-D Threshold Voltage Model for Short-Channel Junctionless Cylindrical Surrounding Gate (JLCSG) MOSFETs
    Chiang, Te-Kuang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (11) : 3127 - 3129