Wafer Level Chip Scale Package Failure Mode Prediction using Finite Element Modeling

被引:1
|
作者
Dudash, Viktor [1 ]
Machani, Kashi Vishwanath [1 ]
Boehme, Bjoern [1 ]
Capecchi, Simone [1 ]
Ok, Jungtae [3 ]
Meier, Karsten [2 ]
Kuechenmeister, Frank [1 ]
Wieland, Marcel [1 ]
Bock, Karlheinz [2 ]
机构
[1] GlobalFoundries Dresden Module One LLC & Co KG, Dresden, Germany
[2] Tech Univ Dresden, Inst Elect Packaging Technol, Dresden, Germany
[3] GlobalFoundries Singapore Pte Ltd Korea, Seoul, South Korea
关键词
failure mode; finite element modeling; lead-free solder; plastic strain; WLCSP;
D O I
10.1109/IRPS48203.2023.10117636
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this study a Finite Element Model (FEM) was designed in order to predict the reliability behavior of 7x7 mm(2) Wafer Level Chip Scale Packages (WLCSP) during board level thermal cycling tests, considering different solder material models for SAC405 and SACQ interconnects. A significant difference in plastic strains within the package was observed for a variety of solder material models: Compared to SACQ interconnects an approximate 70% plastic strain increase in solder and a 35% plastic strain reduction in the polyimide passivation layer was observed for packages with SAC405 interconnects. Simulations were verified by experimental thermal cycling test data done at board level. During thermal cycling, packages showed different failure modes depending on the interconnect material used in the package. Also, SAC405 showed earlier failure. Maximum strain obtained from simulations was used as an indicator of potential failure locations for the solder alloy and polyimide layer. The proposed model setup enables precise simulation results, which are well aligned with the actual experimental findings on the behavior of WLCSP with SAC405 and SACQ interconnects.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Analytical Modeling for Prediction of Chip Package-level Thermal Performance
    Liu, Tanya
    Iyengar, Madhusudan
    Malone, Chris
    Goodson, Kenneth E.
    2016 15TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM), 2016, : 254 - 261
  • [42] Thin-Film-Flip-Chip LEDs Grown on Si Substrate Using Wafer-Level Chip-Scale Package
    Lee, Keon Hwa
    Asadirad, Mojtaba
    Shervin, Shahab
    Oh, Seung Kyu
    Oh, Jeong Tak
    Song, June-O
    Moon, Yong-Tae
    Ryou, Jae-Hyun
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2016, 28 (18) : 1956 - 1959
  • [43] A Hybrid Finite Element Modeling: Artificial Neural Network Approach for Predicting Solder Joint Fatigue Life in Wafer-Level Chip Scale Packages
    Chen, Zhiwen
    Zhang, Zhao
    Dong, Fang
    Liu, Sheng
    Liu, Li
    JOURNAL OF ELECTRONIC PACKAGING, 2021, 143 (01)
  • [44] Drop failure modes of Sn-3.0Ag-0.5Cu solder joints in wafer level chip scale package
    Huang, Ming-liang
    Zhao, Ning
    Liu, Shuang
    He, Yi-qian
    TRANSACTIONS OF NONFERROUS METALS SOCIETY OF CHINA, 2016, 26 (06) : 1663 - 1669
  • [45] Addressing the Sample Preparation Challenges in Failure Analysis of Wafer Level Chip Scale Package Mounted Inside a Customer Camera Module
    Lagar, Jason H.
    Sia, Rudolf A.
    Proceedings of the 2016 IEEE 23rd International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), 2016, : 132 - 135
  • [46] Sensitivity investigation of substrate thickness and reflow profile on wafer level film failures in 3D chip scale packages by finite element modeling
    Xie, Bin
    Shi, Xunqing
    Fan, Xuejun
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 242 - +
  • [47] Finite element modeling on electromigration of solder joints in wafer level packages
    Dandu, P.
    Fan, X. J.
    Liu, Y.
    Diao, C.
    MICROELECTRONICS RELIABILITY, 2010, 50 (04) : 547 - 555
  • [48] The Experimental and Numerical Investigation on Shear Behaviour of Solder Ball in a Wafer Level Chip Scale Package
    Zhang, Ye
    Xu, Yangjian
    Liu, Yong
    Schoenberg, Andrew
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1746 - 1751
  • [49] Encapsulated Wafer Level Chip Scale Package (eWLCSP™) for Cost Effective and Robust Solutions in FlexLine™
    Lin, Yaojian
    Chen, Kang
    Heng, Kian Meng
    Chua, Linda
    Yoon, Seung Wook
    2014 9TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2014, : 158 - 161
  • [50] Test Cost Reduction Methodology for InFO Wafer-Level Chip-Scale Package
    Wang, Kai-Li
    Lin, Bing-Yang
    Wu, Cheng-Wen
    Lee, Mincent
    Chen, Hao
    Lin, Hung-Chih
    Peng, Ching-Nen
    Wang, Min-Jer
    IEEE DESIGN & TEST, 2017, 34 (03) : 50 - 58