Wafer Level Chip Scale Package Failure Mode Prediction using Finite Element Modeling

被引:1
|
作者
Dudash, Viktor [1 ]
Machani, Kashi Vishwanath [1 ]
Boehme, Bjoern [1 ]
Capecchi, Simone [1 ]
Ok, Jungtae [3 ]
Meier, Karsten [2 ]
Kuechenmeister, Frank [1 ]
Wieland, Marcel [1 ]
Bock, Karlheinz [2 ]
机构
[1] GlobalFoundries Dresden Module One LLC & Co KG, Dresden, Germany
[2] Tech Univ Dresden, Inst Elect Packaging Technol, Dresden, Germany
[3] GlobalFoundries Singapore Pte Ltd Korea, Seoul, South Korea
关键词
failure mode; finite element modeling; lead-free solder; plastic strain; WLCSP;
D O I
10.1109/IRPS48203.2023.10117636
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this study a Finite Element Model (FEM) was designed in order to predict the reliability behavior of 7x7 mm(2) Wafer Level Chip Scale Packages (WLCSP) during board level thermal cycling tests, considering different solder material models for SAC405 and SACQ interconnects. A significant difference in plastic strains within the package was observed for a variety of solder material models: Compared to SACQ interconnects an approximate 70% plastic strain increase in solder and a 35% plastic strain reduction in the polyimide passivation layer was observed for packages with SAC405 interconnects. Simulations were verified by experimental thermal cycling test data done at board level. During thermal cycling, packages showed different failure modes depending on the interconnect material used in the package. Also, SAC405 showed earlier failure. Maximum strain obtained from simulations was used as an indicator of potential failure locations for the solder alloy and polyimide layer. The proposed model setup enables precise simulation results, which are well aligned with the actual experimental findings on the behavior of WLCSP with SAC405 and SACQ interconnects.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Solder Joint Reliability Modeling by Sequential Artificial Neural Network for Glass Wafer Level Chip Scale Package
    Yuan, Cadmus C. A.
    Lee, Chang-Chi
    IEEE ACCESS, 2020, 8 : 143494 - 143501
  • [22] Ultrathin wafer level chip size package
    Badihi, A
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02): : 212 - 214
  • [23] Finite element analysis for solder ball failures in chip scale package
    Lee, T
    Lee, J
    Jung, I
    MICROELECTRONICS RELIABILITY, 1998, 38 (12) : 1941 - 1947
  • [24] Finite element analysis for solder ball failures in chip scale package
    Lee, T
    Lee, J
    Jung, I
    PROCEEDINGS OF THE 1997 6TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL & FAILURE ANALYSIS OF INTEGRATED CIRCUITS, 1997, : 39 - 43
  • [25] Study on Board Level Drop Reliability of Wafer Level Chip Scale Package with Leadfree Solder
    Zhang Xueren
    Zhu Wenhui
    Edith, Poh
    Boon, Tan Hien
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 1096 - 1101
  • [26] Board Level Drop Impact Simulation and Test for Development of Wafer Level Chip Scale Package
    Liu, Yong
    Qian, Qiuxiao
    Kim, Jihwan
    Martin, Stephen
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1186 - 1194
  • [27] Finite element analysis of an improved wafer level package using silicone under bump (SUB) layers
    Gonzalez, M
    Vanden Bulcke, M
    Vandevelde, B
    Beyne, E
    Lee, Y
    Harkness, B
    Meynen, H
    THERMAL AND MECHANICAL SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS, 2004, : 163 - 168
  • [28] Serrated chip prediction in finite element modeling of the chip formation process
    Arrazola, P. J.
    Villar, A.
    Ugarte, D.
    Marya, S.
    MACHINING SCIENCE AND TECHNOLOGY, 2007, 11 (03) : 367 - 390
  • [29] On-chip high-Q variable inductor using wafer-level chip-scale package technology
    Okada, Kenichi
    Sugawara, Hirotaka
    Ito, Hiroyuki
    Itoi, Kazuhisa
    Sato, Masakazu
    Abe, Hiroshi
    Ito, Tatsuya
    Masu, Kazuya
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (09) : 2401 - 2406
  • [30] A new thermal-fatigue life prediction model for wafer level chip scale package (WLCSP) solder joints
    Lau, JH
    Pan, SH
    Chang, C
    JOURNAL OF ELECTRONIC PACKAGING, 2002, 124 (03) : 212 - 220