CMOS Implementation of a Novel High Speed 4:2 Compressor for Fast Arithmetic Circuits

被引:2
|
作者
Ghasemzadeh, M. [1 ]
Mohabbatian, N. [1 ]
Hadidi, Kh. [1 ]
机构
[1] Urmia Univ, Microelect Res Lab, Orumiyeh, Iran
关键词
Adders; compressors; digital circuits; layout; logic circuits; multiplying circuits; very high speed integrated circuits;
D O I
10.1080/03772063.2021.1890244
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the design and analysis of a new 4-2 compressor which can be used in high-speed multipliers. The proposed compressor features eliminated glitch at the output waveform. By optimum tuning of the width of the transistors, C (out) is produced more quickly, and therefore higher operating speeds can be achieved. The effect of process variation on the circuit has been studied and a new structure is proposed to overcome the effect of process variation by utilizing a reference voltage generator circuit. A 32 x 32-bit multiplier has been developed utilizing these compressors in order to evaluate the new compressor in a practical environment. The total multiplier circuit was simulated with HSPICE simulator (BSIM3v3 parameters) using CMOS standard cell library of 0.18 mu m and the Layouts were extracted with Cadence Virtuoso v 5.1 Layout Plus tool. The simulation results represent 185 x 10(-3) pj Power-Delay-Product (PDP) and 40 pj x ps Energy Delay Product (EDP) with 221 ps delay from input to output.
引用
收藏
页码:2392 / 2399
页数:8
相关论文
共 50 条
  • [41] NOVEL CIRCUITS FOR HIGH-SPEED ROMS
    HARASZTI, TP
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (02) : 180 - 186
  • [42] A very high-speed CMOS 4-2 compressor using fully differential current-mode circuit techniques
    Aliparast, Peiman
    Koozehkanani, Ziaddin Daie
    Khiavi, Abdolhamid Moallemi
    Karimian, Ghader
    Bahar, Hossein Balazadeh
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (02) : 235 - 243
  • [43] A very high-speed CMOS 4-2 compressor using fully differential current-mode circuit techniques
    Peiman Aliparast
    Ziaddin Daie Koozehkanani
    Abdolhamid Moallemi Khiavi
    Ghader Karimian
    Hossein Balazadeh Bahar
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 235 - 243
  • [44] Low-power and high-speed 4-2 compressor
    Najafi, Ardalan
    Mazloom-nezhad, Babak
    Najafi, Amir
    2013 36TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2013, : 66 - 69
  • [45] STATE-OF-ART IN HIGH-SPEED ARITHMETIC INTEGRATED-CIRCUITS
    WASER, S
    COMPUTER DESIGN, 1978, 17 (07): : 67 - 75
  • [46] Optimal bit-level arithmetic optimisation for high-speed circuits
    Um, J
    Kim, T
    ELECTRONICS LETTERS, 2000, 36 (05) : 405 - 407
  • [47] Optimizing high speed arithmetic circuits using three-term extraction
    Hosangadi, Anup
    Fallah, Farzan
    Kastner, Ryan
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 1294 - +
  • [48] A New Ultra Low Leakage and High Speed Technique For CMOS Circuits
    Lorenzo, Rohit
    Chaudhury, Saurabh
    2014 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES), 2014,
  • [49] A portable digital DLL for high-speed CMOS interface circuits
    Garlepp, BW
    Donnelly, KS
    Kim, J
    Chau, PS
    Zerbe, JL
    Huang, C
    Tran, CV
    Portmann, CL
    Stark, D
    Chan, YF
    Lee, TH
    Horowitz, MA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 632 - 644
  • [50] ULTRA LOW VOLTAGE AND HIGH SPEED CMOS CARRY GENERATE CIRCUITS
    Berg, Y.
    Mirmotahari, O.
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 69 - 72