CMOS Implementation of a Novel High Speed 4:2 Compressor for Fast Arithmetic Circuits

被引:2
|
作者
Ghasemzadeh, M. [1 ]
Mohabbatian, N. [1 ]
Hadidi, Kh. [1 ]
机构
[1] Urmia Univ, Microelect Res Lab, Orumiyeh, Iran
关键词
Adders; compressors; digital circuits; layout; logic circuits; multiplying circuits; very high speed integrated circuits;
D O I
10.1080/03772063.2021.1890244
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the design and analysis of a new 4-2 compressor which can be used in high-speed multipliers. The proposed compressor features eliminated glitch at the output waveform. By optimum tuning of the width of the transistors, C (out) is produced more quickly, and therefore higher operating speeds can be achieved. The effect of process variation on the circuit has been studied and a new structure is proposed to overcome the effect of process variation by utilizing a reference voltage generator circuit. A 32 x 32-bit multiplier has been developed utilizing these compressors in order to evaluate the new compressor in a practical environment. The total multiplier circuit was simulated with HSPICE simulator (BSIM3v3 parameters) using CMOS standard cell library of 0.18 mu m and the Layouts were extracted with Cadence Virtuoso v 5.1 Layout Plus tool. The simulation results represent 185 x 10(-3) pj Power-Delay-Product (PDP) and 40 pj x ps Energy Delay Product (EDP) with 221 ps delay from input to output.
引用
收藏
页码:2392 / 2399
页数:8
相关论文
共 50 条
  • [31] Prototype testing of high-speed CMOS digital circuits
    Schindler, V
    ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, 1996, : 160 - 163
  • [32] HIGH-SPEED CMOS I/O BUFFER CIRCUITS
    ISHIBE, M
    OTAKA, S
    TAKEDA, J
    TANAKA, S
    TOYOSHIMA, Y
    TAKATSUKA, S
    SHIMIZU, S
    IEICE TRANSACTIONS ON ELECTRONICS, 1992, E75C (04) : 569 - 571
  • [33] Optimal transistor tapering for high-speed CMOS circuits
    Ding, L
    Mazumder, P
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 708 - 713
  • [34] HIGH-SPEED CMOS I/O BUFFER CIRCUITS
    ISHIBE, M
    OTAKA, S
    TAKEDA, J
    TANAKA, S
    TOYOSHIMA, Y
    TAKATSUKA, S
    SHIMIZU, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 671 - 673
  • [35] PERFORMANCE ANALYSIS OF CMOS FOR HIGH SPEED MIXED SIGNAL CIRCUITS
    Kakkar, Vipan
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (06) : 1067 - 1074
  • [36] RADIATION RESPONSE OF HIGH SPEED CMOS INTEGRATED CIRCUITS.
    Yue, H.
    Davison, D.
    Jennings, R.F.
    Lothongkam, P.
    Rinerson, D.
    Wyland, D.
    IEEE Transactions on Nuclear Science, 1987, NS-34 (06)
  • [37] A High Speed Complementary Pulse Compressor and its Implementation of FPGA
    Kumar, Kagitha Naga Lakshmana
    Srihari, Pathipati
    Satapathi, Gnane Swarnadh
    Sharma, Gollakota Venkata Krishna
    2017 IEEE RADAR CONFERENCE (RADARCONF), 2017, : 1379 - 1382
  • [38] Implementation of an optical universal one-bit arithmetic logical circuit for high-speed processing combinational circuits
    Choudhary, Kuldeep
    Kaushik, Akash
    Semwal, Ankit
    Mishra, Saurabh
    Kumar, Santosh
    OPTICAL AND QUANTUM ELECTRONICS, 2020, 52 (10)
  • [39] Implementation of an optical universal one-bit arithmetic logical circuit for high-speed processing combinational circuits
    Kuldeep Choudhary
    Akash Kaushik
    Ankit Semwal
    Saurabh Mishra
    Santosh Kumar
    Optical and Quantum Electronics, 2020, 52
  • [40] Design of high-speed low-power 3-2 counter and 4-2 compressor for fast multipliers
    Hsiao, SF
    Jiang, MR
    Yeh, JS
    ELECTRONICS LETTERS, 1998, 34 (04) : 341 - 343