CMOS Implementation of a Novel High Speed 4:2 Compressor for Fast Arithmetic Circuits

被引:2
|
作者
Ghasemzadeh, M. [1 ]
Mohabbatian, N. [1 ]
Hadidi, Kh. [1 ]
机构
[1] Urmia Univ, Microelect Res Lab, Orumiyeh, Iran
关键词
Adders; compressors; digital circuits; layout; logic circuits; multiplying circuits; very high speed integrated circuits;
D O I
10.1080/03772063.2021.1890244
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper deals with the design and analysis of a new 4-2 compressor which can be used in high-speed multipliers. The proposed compressor features eliminated glitch at the output waveform. By optimum tuning of the width of the transistors, C (out) is produced more quickly, and therefore higher operating speeds can be achieved. The effect of process variation on the circuit has been studied and a new structure is proposed to overcome the effect of process variation by utilizing a reference voltage generator circuit. A 32 x 32-bit multiplier has been developed utilizing these compressors in order to evaluate the new compressor in a practical environment. The total multiplier circuit was simulated with HSPICE simulator (BSIM3v3 parameters) using CMOS standard cell library of 0.18 mu m and the Layouts were extracted with Cadence Virtuoso v 5.1 Layout Plus tool. The simulation results represent 185 x 10(-3) pj Power-Delay-Product (PDP) and 40 pj x ps Energy Delay Product (EDP) with 221 ps delay from input to output.
引用
收藏
页码:2392 / 2399
页数:8
相关论文
共 50 条
  • [1] A Novel and Very Fast 4-2 Compressor for High Speed Arithmetic Operations
    Fathi, Amir
    Azizian, Sarkis
    Hadidi, Khayrollah
    Khoei, Abdollah
    IEICE TRANSACTIONS ON ELECTRONICS, 2012, E95C (04): : 710 - 712
  • [2] CMOS Implementation of a New High Speed, Glitch-Free 5-2 Compressor for Fast Arithmetic Operations
    Tohidi, Mohammad
    Mousazadeh, Morteza
    Akbari, Saeed
    Hadidi, Khayrollah
    Khoei, Abdollah
    MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 204 - 208
  • [3] CMOS Implementation of a Fast 4-2 Compressor for Parallel Accumulations
    Fathi, Amir
    Azizian, Sarkis
    Hadidi, Khayrollah
    Khoei, Abdollah
    Chegeni, Amin
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1476 - 1479
  • [4] Fast 4-2 Compressor of Booth Multiplier Circuits for High-Speed RISC Processor
    Yuan, S. C.
    INTERNATIONAL ELECTRONIC CONFERENCE ON COMPUTER SCIENCE, 2008, 1060 : 286 - 288
  • [5] Efficient implementation and analysis of CMOS arithmetic circuits
    Eriksson, Henrik
    Doktorsavhandlingar vid Chalmers Tekniska Hogskola, 2003, (2038): : 1 - 72
  • [6] CMOS implementation of a new high speed 5-2 compressor for parallel accumulations
    Tohidi, Mohammad
    Abolhasani, Alireza
    Hadidi, Khayrollah
    Khoei, Abdollah
    IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [7] Fast Eye Diagram Analysis for High-Speed CMOS Circuits
    Ahmadyan, Seyed Nematollah
    Gu, Chenjie
    Natarajan, Suriyaprakash
    Chiprout, Eli
    Vasudevan, Shobha
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1377 - 1382
  • [8] A design of high-speed 4-2 compressor for fast multiplier
    Makino, H
    Suzuki, H
    Morinaka, H
    Nakase, Y
    Shinohara, H
    Mashiko, K
    Sumi, T
    Horiba, Y
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (04) : 538 - 548
  • [9] Low voltage, low power (5:2) compressor cell for fast arithmetic circuits
    Gu, JM
    Chang, CH
    2003 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PROCEEDINGS: SPEECH II; INDUSTRY TECHNOLOGY TRACKS; DESIGN & IMPLEMENTATION OF SIGNAL PROCESSING SYSTEMS; NEURAL NETWORKS FOR SIGNAL PROCESSING, 2003, : 661 - 664
  • [10] High performance CMOS analog arithmetic circuits
    Department of Electrical Engineering, Wright State University, Dayton, OH 45435, United States
    Analog Integr Circuits Signal Process, 3 (193-201):