Hybrid low-dropout voltage regulator designed with TFET-MOSFET nanowire technologies

被引:0
|
作者
Toledo, Rodrigo do Nascimento [1 ]
Martino, Joao Antonio [1 ]
Agopian, Paula Ghedini Der [1 ,2 ]
机构
[1] Univ Sao Paulo, LSI, PSI, USP, Sao Paulo, Brazil
[2] Sao Paulo State Univ, UNESP, Sao Joao Da Boa Vista, Brazil
关键词
tunnel FET (TFET); nanowire; hybrid TFET-MOSFET; low-dropout voltage regulator (LDO); analog circuit design; FIELD-EFFECT TRANSISTORS; ANALOG PERFORMANCE; TUNNEL; PARAMETERS; SIGE;
D O I
10.1088/1361-6641/aceb84
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, hybrid low-dropout voltage regulators (LDO) designed with a tunnel field-effect transistor (TFET)-MOSFET nanowire (NW) technologies are presented. The devices were modeled using Verilog-A with lookup tables based on experimental data of NW-TFETs and NW-MOSFETs fabricated in the same silicon vertical process flow. In all LDOs, the amplifier devices were biased with the same gm/I (D) = 9.5 V-1 for a maximum load current/capacitance of 1 mA/1 nF. In the hybrid regulators, the power transistors are designed with NW-MOSFETs to deliver the high load current, while the other devices are implemented with NW-TFET to provide high gain and low power consumption. Due to different onset voltages, two hybrid LDOs are proposed, one with symmetrical onset voltages implemented with a voltage shift (Hybrid-& UDelta;V LDO) and one with a level-shift stage using the real characteristics of the devices (Hybrid-LS LDO). The hybrid circuits were compared to LDOs designed using only NW-TFETs and with only NW-MOSFETs. The Hybrid-& UDelta;V LDO presents the best loop gain (62 dB) with a low quiescent current (7 nA), while the Hybrid-LS LDO shows a good gain-bandwidth product (700 Hz). In the transient analysis, the hybrid circuits showed a settling time close to the NW-MOSFET LDO but with higher undershoot/overshoot values in the case of a load transient. As demonstrated, the use of hybrid projects with TFET-MOSFET NW technologies enable LDOs with ultra-low power consumption and high loop gain, that are presented on TFET circuits and with a frequency response equivalent of MOSFET circuits.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] Design of a Low-Dropout Linear Regulator
    Xu, Enyu
    He, Xuehong
    PROCEEDINGS OF 2020 IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND INFORMATION SYSTEMS (ICAIIS), 2020, : 717 - 720
  • [32] TRANSISTOR POWERS LOW-DROPOUT REGULATOR
    DEKIS, JE
    BLAKE, T
    ELECTRONICS WORLD & WIRELESS WORLD, 1992, (1677): : 698 - 698
  • [33] A Synthesizable Digital Low-Dropout Regulator Based on Voltage-to-Time Conversion
    Ojima, Naoki
    Nakura, Toru
    Iizuka, Tetsuya
    Asada, Kunihiro
    PROCEEDINGS OF THE 2018 26TH IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2018, : 55 - 58
  • [34] Dose-rate effects of low-dropout voltage regulator at various biases
    WANG Yiyuan~(1
    NuclearScienceandTechniques, 2010, 21 (06) : 352 - 356
  • [35] Dose-rate effects of low-dropout voltage regulator at various biases
    Wang Yiyuan
    Lu Wu
    Ren Diyuan
    Zheng Yuzhan
    Gao Bo
    Chen Rui
    Fei Wuxiong
    NUCLEAR SCIENCE AND TECHNIQUES, 2010, 21 (06) : 352 - 356
  • [36] A Digital Low-dropout Regulator with A Voltage Differential Detector for Removing Transient Oscillation
    Woo, Ki-Chan
    Yang, Byung-Do
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (05) : 492 - 497
  • [37] A full on-chip CMOS low-dropout voltage regulator with VCCS compensation
    高雷声
    周玉梅
    吴斌
    蒋见花
    半导体学报, 2010, 31 (08) : 132 - 136
  • [38] Enhanced active feedback technique with dynamic compensation for low-dropout voltage regulator
    Chia-Min Chen
    Chung-Chih Hung
    Analog Integrated Circuits and Signal Processing, 2013, 75 : 97 - 108
  • [39] Enhanced active feedback technique with dynamic compensation for low-dropout voltage regulator
    Chen, Chia-Min
    Hung, Chung-Chih
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (01) : 97 - 108