Hybrid low-dropout voltage regulator designed with TFET-MOSFET nanowire technologies

被引:0
|
作者
Toledo, Rodrigo do Nascimento [1 ]
Martino, Joao Antonio [1 ]
Agopian, Paula Ghedini Der [1 ,2 ]
机构
[1] Univ Sao Paulo, LSI, PSI, USP, Sao Paulo, Brazil
[2] Sao Paulo State Univ, UNESP, Sao Joao Da Boa Vista, Brazil
关键词
tunnel FET (TFET); nanowire; hybrid TFET-MOSFET; low-dropout voltage regulator (LDO); analog circuit design; FIELD-EFFECT TRANSISTORS; ANALOG PERFORMANCE; TUNNEL; PARAMETERS; SIGE;
D O I
10.1088/1361-6641/aceb84
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, hybrid low-dropout voltage regulators (LDO) designed with a tunnel field-effect transistor (TFET)-MOSFET nanowire (NW) technologies are presented. The devices were modeled using Verilog-A with lookup tables based on experimental data of NW-TFETs and NW-MOSFETs fabricated in the same silicon vertical process flow. In all LDOs, the amplifier devices were biased with the same gm/I (D) = 9.5 V-1 for a maximum load current/capacitance of 1 mA/1 nF. In the hybrid regulators, the power transistors are designed with NW-MOSFETs to deliver the high load current, while the other devices are implemented with NW-TFET to provide high gain and low power consumption. Due to different onset voltages, two hybrid LDOs are proposed, one with symmetrical onset voltages implemented with a voltage shift (Hybrid-& UDelta;V LDO) and one with a level-shift stage using the real characteristics of the devices (Hybrid-LS LDO). The hybrid circuits were compared to LDOs designed using only NW-TFETs and with only NW-MOSFETs. The Hybrid-& UDelta;V LDO presents the best loop gain (62 dB) with a low quiescent current (7 nA), while the Hybrid-LS LDO shows a good gain-bandwidth product (700 Hz). In the transient analysis, the hybrid circuits showed a settling time close to the NW-MOSFET LDO but with higher undershoot/overshoot values in the case of a load transient. As demonstrated, the use of hybrid projects with TFET-MOSFET NW technologies enable LDOs with ultra-low power consumption and high loop gain, that are presented on TFET circuits and with a frequency response equivalent of MOSFET circuits.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] Fast Transient Low-Dropout Voltage Regulator With Hybrid Dynamic Biasing Technique for SoC Application
    Chen, Chia-Min
    Tsai, Tung-Wei
    Hung, Chung-Chih
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (09) : 1742 - 1747
  • [22] Ultra-Low Voltage Mixed TFET-MOSFET 8T SRAM Cell
    Chen, Yin-Nien
    Fan, Ming-Long
    Hu, Vita Pi-Ho
    Su, Pin
    Chuang, Ching-Te
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 255 - 258
  • [23] Enhanced low-dose-rate sensitivity of a low-dropout voltage regulator
    Pease, RL
    McClure, S
    Gorelick, J
    Witczak, SC
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1998, 45 (06) : 2571 - 2576
  • [24] A novel frequency compensation technique for low-voltage low-dropout regulator
    Leung, KN
    Mok, PKT
    Ki, WH
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5: SYSTEMS, POWER ELECTRONICS, AND NEURAL NETWORKS, 1999, : 102 - +
  • [25] AN OUTPUT CAPACITORLESS LOW-DROPOUT REGULATOR BASED ON FLIPPED VOLTAGE FOLLOWER
    Liu, Xiliang
    Song, Zheng
    Wen, Jia
    Chi, Baoyong
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [26] A low-voltage CMOS low-dropout regulator with enhanced loop response
    Leung, KN
    Mok, PKT
    Lau, SK
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 385 - 388
  • [27] TRANSISTOR POWERS LOW-DROPOUT REGULATOR
    DEKIS, JE
    BLAKE, T
    EDN, 1988, 33 (16) : 205 - 205
  • [28] A low-dropout voltage regulator with active current amplifier frequency compensation
    Zhang, Ke
    Li, Wenhong
    Liu, Ran
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2011, 39 (04) : 373 - 383
  • [29] Modeling total-dose effects for a low-dropout voltage regulator
    Ramachandran, V.
    Narasimham, B.
    Fleetwood, D. M.
    Schrimpf, R. D.
    Holman, W. T.
    Witulski, A. E.
    Pease, R. L.
    Dunham, G. W.
    Seiler, J. E.
    Platteter, D. G.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) : 3223 - 3231
  • [30] Capless Low-Dropout Regulator with a Dual Feedback Loop and Voltage Dampers
    Lee, Yun Seong
    Im, Yun Chan
    Lee, Hyunjin
    Kim, Yong Sin
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 298 - 299