Hybrid low-dropout voltage regulator designed with TFET-MOSFET nanowire technologies

被引:0
|
作者
Toledo, Rodrigo do Nascimento [1 ]
Martino, Joao Antonio [1 ]
Agopian, Paula Ghedini Der [1 ,2 ]
机构
[1] Univ Sao Paulo, LSI, PSI, USP, Sao Paulo, Brazil
[2] Sao Paulo State Univ, UNESP, Sao Joao Da Boa Vista, Brazil
关键词
tunnel FET (TFET); nanowire; hybrid TFET-MOSFET; low-dropout voltage regulator (LDO); analog circuit design; FIELD-EFFECT TRANSISTORS; ANALOG PERFORMANCE; TUNNEL; PARAMETERS; SIGE;
D O I
10.1088/1361-6641/aceb84
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, hybrid low-dropout voltage regulators (LDO) designed with a tunnel field-effect transistor (TFET)-MOSFET nanowire (NW) technologies are presented. The devices were modeled using Verilog-A with lookup tables based on experimental data of NW-TFETs and NW-MOSFETs fabricated in the same silicon vertical process flow. In all LDOs, the amplifier devices were biased with the same gm/I (D) = 9.5 V-1 for a maximum load current/capacitance of 1 mA/1 nF. In the hybrid regulators, the power transistors are designed with NW-MOSFETs to deliver the high load current, while the other devices are implemented with NW-TFET to provide high gain and low power consumption. Due to different onset voltages, two hybrid LDOs are proposed, one with symmetrical onset voltages implemented with a voltage shift (Hybrid-& UDelta;V LDO) and one with a level-shift stage using the real characteristics of the devices (Hybrid-LS LDO). The hybrid circuits were compared to LDOs designed using only NW-TFETs and with only NW-MOSFETs. The Hybrid-& UDelta;V LDO presents the best loop gain (62 dB) with a low quiescent current (7 nA), while the Hybrid-LS LDO shows a good gain-bandwidth product (700 Hz). In the transient analysis, the hybrid circuits showed a settling time close to the NW-MOSFET LDO but with higher undershoot/overshoot values in the case of a load transient. As demonstrated, the use of hybrid projects with TFET-MOSFET NW technologies enable LDOs with ultra-low power consumption and high loop gain, that are presented on TFET circuits and with a frequency response equivalent of MOSFET circuits.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Split-Transistor Compensation: Application to a Low-Dropout Voltage Regulator (LDO)
    Nammi, Venkat Harish
    Thota, Nitya R.
    Furth, Paul M.
    Tang, Wei
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1300 - 1303
  • [42] EMC Susceptibility Study of Low-dropout Voltage Regulator Using a Test Chip
    Wu Jian-fei
    Li Jian-cheng
    Shen Rong-jun
    Boyer, A.
    Sicard, Etienne
    Ben Dhia, S.
    2012 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2012, : 317 - 320
  • [43] Digital Low-Dropout Regulator With Voltage-Controlled Oscillator Based Control
    Kang, Jin-Gyu
    Park, Jeongpyo
    Jeong, Min-Gyu
    Yoo, Changsik
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2022, 37 (06) : 6951 - 6961
  • [44] A full on-chip CMOS low-dropout voltage regulator with VCCS compensation
    Gao Leisheng
    Zhou Yumei
    Wu Bin
    Jiang Jianhua
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (08)
  • [45] A CMOS Low-Dropout Regulator With a Momentarily Current-Boosting Voltage Buffer
    Leung, Ka Nang
    Ng, Yuen Sum
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2312 - 2319
  • [46] New low-dropout voltage regulators
    不详
    MICROELECTRONICS JOURNAL, 1995, 26 (08) : R7 - R8
  • [47] Robust Hybrid TFET-MOSFET Circuits in Presence of Process Variations and Soft Errors
    Hemmat, Maedeh
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    VLSI-SOC: SYSTEM-ON-CHIP IN THE NANOSCALE ERA - DESIGN, VERIFICATION AND RELIABILITY, 2017, 508 : 41 - 59
  • [48] Extend the input range of a low-dropout regulator
    Falin, J
    EDN, 2002, 47 (23) : 95 - 95
  • [49] A CMOS Low-Noise, Low-Dropout Regulator
    Li, Qingyun
    Jiang, Jinguang
    Wang, Jiake
    Gong, Xu
    Zhou, Xifeng
    Li, Shanshan
    2010 ASIA-PACIFIC POWER AND ENERGY ENGINEERING CONFERENCE (APPEEC), 2010,
  • [50] Comparison between low-dropout voltage regulators designed with line and nanowire tunnel field effect transistors using experimental data
    Toledo, Rodrigo do Nascimento
    Silva, Wenita de Lima
    Goncalez Filho, Walter
    Nogueira, Alexandro de Moraes
    Martino, Joao Antonio
    Der Agopian, Paula Ghedini
    SOLID-STATE ELECTRONICS, 2022, 194