Hardware-Efficient Design and Implementation of a Spiking Neural Model With Noisy Astrocyte

被引:0
|
作者
Gholami, Morteza [1 ]
Karimi, Gholamreza [1 ]
Linares-Barranco, Bernabe [2 ,3 ]
机构
[1] Razi Univ, Fac Elect & Comp Engn, Elect Engn Dept, Kermanshah 6714967346, Iran
[2] CSIC, Inst Microelect Sevilla IMSE, CNM, Seville 41092, Spain
[3] Univ Seville, Seville 41092, Spain
关键词
Field-programmable gate array; Hindmarsh-Rose neuron model; neuromorphic architectures; spiking neuron model; noisy astrocyte; multiplierless implementation; DIGITAL IMPLEMENTATION; NETWORK;
D O I
10.1109/ACCESS.2023.3307359
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Neuromorphic architectures are systems that aim at using the principles of biological neural functions as their basis of operation. One of the most significant challenges in neuromorphic studies, which play an important role in information processing, is the investigation of astrocytes in neuronal models. This paper presents an efficient FPGA-based digital implementation of a spiking neuron model, known as the 2D Hindmarsh-Rose model, and neuron-astrocyte model. To avoid costly computations, the astrocyte and 2D Hindmarsh-Rose models were approximated. The approximation was performed based on multiple method such as the piecewise linear model (PWL) and the particle swarm optimization (PSO) method. As known, noisy mechanisms are stochastic processes which help to improve information processing in nonlinear dynamical systems, including neural systems, and results in more realistic behaviors. Therefore, we presented the noise implications for the approximated neuron-astrocyte models. By introducing two networks consisting of ten 2D Hindmarsh-Rose neurons, the role of the approximated astrocyte in regulation of the neural activities and noise tolerance of the neural networks was investigated. Accordingly, the feasibility of the digital implementation for the proposed 2D Hindmarsh-Rose neuron and the neuron-astrocyte models was studied. Experimental findings of the hardware synthesis and physical implementation on a field-programmable gate array (FPGA) were expounded for the modified spiking neuron model and the approximated astrocyte models with maximum clock frequencies of 247.35 MHz and 279.28 MHz, respectively, showed an increase by about 3.5 times in the frequency in both approximated models. The number of slice registers decreased by 22% and 20% in the proposed 2D Hindmarsh-Rose and astrocyte models, respectively. Also, the networks in the original and approximated 2D Hindmarsh-Rose neurons and astrocyte were synthesized on an FPGA platform. Maximum clock frequencies for both networks were 73.09 MHz and 182.18 MHz, respectively. Comparison of the synthesis results of the two networks showed decreases by 58% and 98% in the number of slice registers and the number of DSPs, respectively.
引用
收藏
页码:100180 / 100194
页数:15
相关论文
共 50 条
  • [21] Hardware-Efficient Compression of Neural Multi-Unit Activity
    Savolainen, Oscar W. W.
    Zhang, Zheng
    Feng, Peilong
    Constandinou, Timothy G. G.
    [J]. IEEE ACCESS, 2022, 10 : 117515 - 117529
  • [22] Conversion of Artificial Neural Network to Spiking Neural Network for Hardware Implementation
    Chen, Yi-Lun
    Lu, Chih-Cheng
    Juang, Kai-Cheung
    Tang, Kea-Tiong
    [J]. 2019 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TW), 2019,
  • [23] An efficient hardware implementation of a novel unary Spiking Neural Network multiplier with variable dendritic delays
    Diaz, Carlos
    Sanchez, Giovanny
    Duchen, Gonzalo
    Nakano, Mariko
    Perez, Hector
    [J]. NEUROCOMPUTING, 2016, 189 : 130 - 134
  • [24] An Efficient Hardware Architecture for Multilayer Spiking Neural Networks
    Luo, Yuling
    Wan, Lei
    Liu, Junxiu
    Zhang, Jinlei
    Cao, Yi
    [J]. NEURAL INFORMATION PROCESSING (ICONIP 2017), PT VI, 2017, 10639 : 786 - 795
  • [25] Hardware Implementation of a Resource-Efficient Router for Multi-Core Spiking Neural Networks
    Sadeghi, Maryam
    Rezaeiyan, Yasser
    Khatiboun, Dario Fernandez
    Moradi, Farshad
    [J]. 2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [26] Parallel implementation of hardware-efficient adaptive equalization for coherent PON systems
    Na Liu
    Cheng Ju
    Changhong Li
    [J]. Optical and Quantum Electronics, 2021, 53
  • [27] Fast Implementation of Binary Morphological Operations on Hardware-Efficient Systolic Architectures
    E.N. Malamas
    A.G. Malamos
    T.A. Varvarigou
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2000, 25 : 79 - 93
  • [28] Parallel implementation of hardware-efficient adaptive equalization for coherent PON systems
    Liu, Na
    Ju, Cheng
    Li, Changhong
    [J]. OPTICAL AND QUANTUM ELECTRONICS, 2021, 53 (01)
  • [29] Fast implementation of binary morphological operations on hardware-efficient systolic architectures
    Malamas, EN
    Malamos, AG
    Varvarigou, TA
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2000, 25 (01): : 79 - 93
  • [30] Design and Optimization of Hardware-Efficient Filters for Active Safety Algorithms
    Dlugosz, Rafal Tomasz
    Szulc, Michal
    Kolasa, Marta
    Skruch, Pawel
    Kogut, Krzysztof
    Markiewicz, Pawel
    Orlowski, Mateusz
    Rozewicz, Maciej
    Ryszka, Anna
    Sasin, Dominik
    Talaska, Tomasz
    [J]. SAE INTERNATIONAL JOURNAL OF PASSENGER CARS-ELECTRONIC AND ELECTRICAL SYSTEMS, 2015, 8 (01): : 41 - 50