Fast Implementation of Binary Morphological Operations on Hardware-Efficient Systolic Architectures

被引:0
|
作者
E.N. Malamas
A.G. Malamos
T.A. Varvarigou
机构
[1] Technical University of Crete,Electronics Laboratory, Department of Electronics and Computer Engineering
[2] National Technical University of Athens,Telecomunications Laboratory, Department of Electrical and Computer Engineering
关键词
Logic Gate; Systolic Array; Mathematical Morphology; Morphological Operation; Automatic Vehicle Guidance;
D O I
暂无
中图分类号
学科分类号
摘要
In this paper we present novel systolic architectures for the fast execution of common morphological operations, that is dilation, erosion, closing, and opening. Their novelty stems from the fact that the same unit, the combined Erosion-Dilation Architecture (EDA), is used to perform either dilation, or erosion, or both of them in parallel (depending on control signals). The proposed architectures show a major advantage on using reduced resources for storing the structuring element (SE), lead to full resource utilization, and provide high processing rates. We concentrate on 1-dim structuring elements and present an improved architecture, that performs dilation and erosion in half the time compared to other architectures, using a workload partitioning technique. Furthermore, the amenability of the EDA to VLSI implementation is exemplified by a processor that performs binary morphological operations with 1 × 3 structuring sets. Finally, we show that the modularity of the proposed architectures allows the direct extension to 2-dim morphology.
引用
收藏
页码:79 / 93
页数:14
相关论文
共 50 条
  • [1] Fast implementation of binary morphological operations on hardware-efficient systolic architectures
    Malamas, EN
    Malamos, AG
    Varvarigou, TA
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2000, 25 (01): : 79 - 93
  • [2] A HARDWARE-EFFICIENT IMPLEMENTATION OF THE FAST AFFINE PROJECTION ALGORITHM
    Lo, Haw-Jing
    Anderson, David V.
    [J]. 2009 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1- 8, PROCEEDINGS, 2009, : 581 - 584
  • [3] Hardware-Efficient Stochastic Binary CNN Architectures for Near-Sensor Computing
    Parmar, Vivek
    Penkovsky, Bogdan
    Querlioz, Damien
    Suri, Manan
    [J]. FRONTIERS IN NEUROSCIENCE, 2022, 15
  • [4] FAST PARALLEL ALGORITHMS FOR BINARY MULTIPLICATION AND THEIR IMPLEMENTATION ON SYSTOLIC ARCHITECTURES
    SINHA, BP
    SRIMANI, PK
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (03) : 424 - 431
  • [5] Efficient Hardware Implementation of the Fast Hybrid Morphological Reconstruction Algorithm
    Anacona-Mosquera, Oscar
    Cabral, Felipe R. G.
    Sampaio, Renato C.
    Teodoro, George
    Jacobi, Ricardo P.
    Llanos, Carlos H.
    [J]. 2018 31ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2018,
  • [6] Two binary algorithms for calculating the jacobi symbol and a fast systolic implementation in hardware
    Purdy, George
    Purdy, Carla
    Vedantam, Kiran
    [J]. IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 428 - +
  • [7] Hardware-efficient approximate multiplier architectures for media processing applications
    Uppugunduru, Anil Kumar
    Ahmed, Syed Ershad
    [J]. CIRCUIT WORLD, 2022, 48 (02) : 223 - 232
  • [8] A Fast and Hardware-Efficient Visual Cryptography Scheme for Images
    Vaya, Dipesh
    Khandelwal, Sarika
    [J]. PROCEEDINGS OF THE SECOND INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION TECHNOLOGIES, IC3T 2015, VOL 1, 2016, 379 : 133 - 142
  • [9] Implementation of a high-performance hardware architecture for binary morphological image processing operations
    Velten, K
    Kummert, A
    [J]. 2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 241 - 244
  • [10] A Completely Binary and Hardware-Efficient PSO for CDMA Multiuser Detection
    Wang, Cong
    [J]. 2014 SIXTH INTERNATIONAL CONFERENCE ON INTELLIGENT HUMAN-MACHINE SYSTEMS AND CYBERNETICS (IHMSC), VOL 1, 2014, : 3 - 6