Low Cost Scan Test by Test Correlation Utilization

被引:0
|
作者
Ozgur Sinanoglu [1 ]
机构
[1] Mathematics and Computer Science Department Kuwait University Safat
关键词
scan-based testing; test data compression; test correlation; scan architecture design;
D O I
暂无
中图分类号
TN707 [测试、检验];
学科分类号
摘要
Scan-based testing methodologies remedy the testability problem of sequential circuits;yet they suffer from prolonged test time and excessive test power due to numerous shift operations.The correlation among test data along with the high density of the unspecified bits in test data enables the utilization of the existing test.data in the scan chain for the generation of the subsequent test stimulus,thus reducing both test time and test data volume.We propose a pair of scan approaches in this paper;in the first approach,a test stimulus partially consists of the preceding stimulus,while in the second approach,a test stimulus partially consists of the preceding test response bits.Both proposed scan-based test schemes access only a subset of scan cells for loading the subsequent test stimulus while freezing the remaining scan cells with the preceding test data,thus decreasing scan chain transitions during shift operations.The proposed scan architecture is coupled with test data manipulation techniques which include test stimuli ordering and partitioning algorithms,boosting test time reductions.The experimental results confirm that test time reductions exceeding 97%, and test power reductions exceeding 99% can be achieved by the proposed scan-based testing methodologies on larger ISCAS89 benchmark circuits.
引用
收藏
页码:681 / 694
页数:14
相关论文
共 50 条
  • [41] Test requirement analysis for low cost hierarchical test path construction
    Makris, Y
    Orailoglu, A
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 134 - 139
  • [42] Reducing SoC test time and test power in hierarchical scan test: Scan architecture and algorithms
    Devanathan, V. R.
    Ravikumar, C. P.
    Kamakoti, V.
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 351 - +
  • [43] Scan test Sequencing hardware for structural test
    Cullen, J
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 713 - 720
  • [44] Scan More with Memory Scan Test
    Hamdioui, Said
    Al-Ars, Zaid
    DTIS: 2009 4TH IEEE INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE ERA, PROCEEDINGS, 2009, : 204 - 209
  • [45] Segmented Scan Architecture Using Segment Grouping for Test Cost Reduction
    Yang, Myung-Hoon
    Kim, Taejin
    Kim, Yongjoon
    Kang, Sungho
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 379 - 382
  • [46] A scan disabling-based BAST scheme for test cost reduction
    You, Zhiqiang
    Wang, Weizheng
    Dou, Zhiping
    Liu, Peng
    Kuang, Jishun
    IEICE ELECTRONICS EXPRESS, 2011, 8 (16): : 1367 - 1373
  • [47] Test cost reduction using partitioned grid random access scan
    Baik, DH
    Saluja, KK
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 169 - 174
  • [48] Test for low cost CMOS image sensors
    Maxwell, P
    ETS 2005:10th IEEE European Test Symposium, Proceedings, 2005, : 222 - 222
  • [49] On the identification of modular test requirements for low cost hierarchical test path construction
    Makris, Yiorgos
    Orailoglu, Alex
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (03) : 315 - 325
  • [50] Is the correlation between test anxiety and test performance rooted in feelings of low competence in test anxious individuals?
    Lang, Jonas W. B.
    Lang, Jessica
    INTERNATIONAL JOURNAL OF PSYCHOLOGY, 2008, 43 (3-4) : 283 - 283