Low Cost Scan Test by Test Correlation Utilization

被引:0
|
作者
Ozgur Sinanoglu [1 ]
机构
[1] Mathematics and Computer Science Department Kuwait University Safat
关键词
scan-based testing; test data compression; test correlation; scan architecture design;
D O I
暂无
中图分类号
TN707 [测试、检验];
学科分类号
摘要
Scan-based testing methodologies remedy the testability problem of sequential circuits;yet they suffer from prolonged test time and excessive test power due to numerous shift operations.The correlation among test data along with the high density of the unspecified bits in test data enables the utilization of the existing test.data in the scan chain for the generation of the subsequent test stimulus,thus reducing both test time and test data volume.We propose a pair of scan approaches in this paper;in the first approach,a test stimulus partially consists of the preceding stimulus,while in the second approach,a test stimulus partially consists of the preceding test response bits.Both proposed scan-based test schemes access only a subset of scan cells for loading the subsequent test stimulus while freezing the remaining scan cells with the preceding test data,thus decreasing scan chain transitions during shift operations.The proposed scan architecture is coupled with test data manipulation techniques which include test stimuli ordering and partitioning algorithms,boosting test time reductions.The experimental results confirm that test time reductions exceeding 97%, and test power reductions exceeding 99% can be achieved by the proposed scan-based testing methodologies on larger ISCAS89 benchmark circuits.
引用
收藏
页码:681 / 694
页数:14
相关论文
共 50 条
  • [1] Low Cost Scan Test by Test Correlation Utilization
    Ozgur Sinanoglu
    Journal of Computer Science and Technology, 2007, 22 : 681 - 694
  • [3] A cost-effective scan architecture for scan testing with non-scan test power and test application cost
    Xiang, D
    Gu, S
    Sun, JG
    Wu, YL
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 744 - 747
  • [4] Reducing the cost of test with boundary scan
    Goepel, H
    EE-EVALUATION ENGINEERING, 2004, 43 (01): : 28 - 33
  • [5] Test Cost Reduction for X-Value Elimination By Scan Slice Correlation Analysis
    Chae, Hyunsu
    Yang, Joon-Sung
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,
  • [6] Low Cost Test Pattern Generation in Scan-Based BIST Schemes
    Zhang, Guohe
    Yuan, Ye
    Liang, Feng
    Wei, Sufen
    Yang, Cheng-Fu
    ELECTRONICS, 2019, 8 (03)
  • [7] Low-cost scan test for IEEE-1500-Based SoC
    Yi, Hyunbean
    Song, Jaehoon
    Park, Sungju
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2008, 57 (05) : 1071 - 1078
  • [8] Low cost launch-on-shift delay test with slow scan enable
    Xu, Gefu
    Singh, Adit D.
    ETS 2006: ELEVENTH IEEE EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2006, : 9 - +
  • [9] CircularScan: A scan architecture for test cost reduction
    Arslan, B
    Orailoglu, A
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1290 - 1295
  • [10] Dynamic scan: Driving down the cost of test
    Samaranayake, S
    Sitchinava, N
    Kapur, R
    Amin, MB
    Williams, TW
    COMPUTER, 2002, 35 (10) : 63 - +