Low Cost Scan Test by Test Correlation Utilization

被引:0
|
作者
Ozgur Sinanoglu [1 ]
机构
[1] Mathematics and Computer Science Department Kuwait University Safat
关键词
scan-based testing; test data compression; test correlation; scan architecture design;
D O I
暂无
中图分类号
TN707 [测试、检验];
学科分类号
摘要
Scan-based testing methodologies remedy the testability problem of sequential circuits;yet they suffer from prolonged test time and excessive test power due to numerous shift operations.The correlation among test data along with the high density of the unspecified bits in test data enables the utilization of the existing test.data in the scan chain for the generation of the subsequent test stimulus,thus reducing both test time and test data volume.We propose a pair of scan approaches in this paper;in the first approach,a test stimulus partially consists of the preceding stimulus,while in the second approach,a test stimulus partially consists of the preceding test response bits.Both proposed scan-based test schemes access only a subset of scan cells for loading the subsequent test stimulus while freezing the remaining scan cells with the preceding test data,thus decreasing scan chain transitions during shift operations.The proposed scan architecture is coupled with test data manipulation techniques which include test stimuli ordering and partitioning algorithms,boosting test time reductions.The experimental results confirm that test time reductions exceeding 97%, and test power reductions exceeding 99% can be achieved by the proposed scan-based testing methodologies on larger ISCAS89 benchmark circuits.
引用
收藏
页码:681 / 694
页数:14
相关论文
共 50 条
  • [21] A scan disabling-based BAST scheme for test cost and test power reduction
    You, Zhiqiang
    Wang, Weizheng
    Liu, Peng
    Kuang, Jishun
    Qin, Zheng
    IEICE ELECTRONICS EXPRESS, 2012, 9 (02): : 111 - 116
  • [22] Application of serial transformations in scan-based SOC test for test cost reduction
    Sinanoglu, Ozgur
    Orailoglu, Alex
    KUWAIT JOURNAL OF SCIENCE & ENGINEERING, 2009, 36 (1B): : 167 - 195
  • [23] A multilayer data copy scheme for low cost test with controlled scan-in power for multiple scan chain designs
    Lin, Shih Ping
    Lee, Chung Len
    Chen, Jwu E.
    Chen, Ji-Jan
    Luo, Kun-Lun
    Wu, Wen-Ching
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 666 - +
  • [24] Penny per test - Low cost arsenic test kits
    Lizardi, Christopher
    ABSTRACTS OF PAPERS OF THE AMERICAN CHEMICAL SOCIETY, 2016, 252
  • [25] Low-cost and universal secure scan: A Design-for-Test architecture for crypto chips
    Gomulkiewicz, Marcin
    Nikodem, Maciej
    Tomczak, Tadeusz
    DEPCOS-RELCOMEX 2006, 2006, : 282 - +
  • [26] A scan matrix design for low power scan-based test
    Lin, SP
    Lee, CL
    Chen, JE
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 224 - 229
  • [27] Test Pattern Generation Based on Multi-TRC Scan Architecture for Reducing Test Cost
    Zhou, Bin
    Xiao, Liyi
    Ye, Yizheng
    Wu, Xinchun
    Cao, Bei
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (01) : 73 - 81
  • [28] BAST: BIST-aided scan test. A new method for test cost reduction
    Aikyo, Takashi
    Hiraide, Takahisa
    Emori, Michiaki
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 2007, 90 (05): : 58 - 65
  • [29] Kiss the Scan Goodbye: A Non-Scan Architecture for High Coverage, Low Test Data Volume and Low Test Application Time
    Hsiao, Michael S.
    Banga, Mainak
    2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 225 - 230
  • [30] Low cost test solution for IDDQ
    Thomas, B
    Andlauer, R
    1996 IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1996, : 50 - 53