Low Cost Scan Test by Test Correlation Utilization

被引:0
|
作者
Ozgur Sinanoglu [1 ]
机构
[1] Mathematics and Computer Science Department Kuwait University Safat
关键词
scan-based testing; test data compression; test correlation; scan architecture design;
D O I
暂无
中图分类号
TN707 [测试、检验];
学科分类号
摘要
Scan-based testing methodologies remedy the testability problem of sequential circuits;yet they suffer from prolonged test time and excessive test power due to numerous shift operations.The correlation among test data along with the high density of the unspecified bits in test data enables the utilization of the existing test.data in the scan chain for the generation of the subsequent test stimulus,thus reducing both test time and test data volume.We propose a pair of scan approaches in this paper;in the first approach,a test stimulus partially consists of the preceding stimulus,while in the second approach,a test stimulus partially consists of the preceding test response bits.Both proposed scan-based test schemes access only a subset of scan cells for loading the subsequent test stimulus while freezing the remaining scan cells with the preceding test data,thus decreasing scan chain transitions during shift operations.The proposed scan architecture is coupled with test data manipulation techniques which include test stimuli ordering and partitioning algorithms,boosting test time reductions.The experimental results confirm that test time reductions exceeding 97%, and test power reductions exceeding 99% can be achieved by the proposed scan-based testing methodologies on larger ISCAS89 benchmark circuits.
引用
收藏
页码:681 / 694
页数:14
相关论文
共 50 条
  • [31] Strategies for low-cost test
    Kapur, R
    Chandramouli, R
    Williams, TW
    IEEE DESIGN & TEST OF COMPUTERS, 2001, 18 (06): : 47 - 54
  • [32] Low Cost Hypercompression of Test Data
    Huang, Yu
    Milewski, Sylwester
    Rajski, Janusz
    Tyszer, Jerzy
    Wang, Chen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (10) : 2964 - 2975
  • [33] DFT for low cost SOC test
    Parekhji, RA
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 451 - 451
  • [34] BOUNDARY SCAN - A COST-EFFECTIVE ALTERNATIVE TO CONVENTIONAL TEST
    WOPPMAN, G
    KOSTLAN, D
    COMPUTER DESIGN, 1990, 29 (16): : 23 - &
  • [35] VirtualScan: A new compressed scan technology for test cost reduction
    Wang, LT
    Wen, XQ
    Furukawa, H
    Hsu, FS
    Lin, SH
    Tsai, SW
    Abdel-Hafez, KS
    Wu, SL
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 916 - 925
  • [36] PARITY-SCAN DESIGN TO REDUCE THE COST OF TEST APPLICATION
    FUJIWARA, H
    YAMAMOTO, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (10) : 1604 - 1611
  • [37] Introduction of Cost Display Reduces Laboratory Test Utilization
    Ekblom, Kim
    Petersson, Annika
    AMERICAN JOURNAL OF MANAGED CARE, 2018, 24 (05): : E164 - +
  • [38] Low-cost IP core test using muiltiple-mode loading scan chain and scan chain clusters
    Zeng, Gang
    Shi, Youhua
    Takabatake, Toshinori
    Yanagisawa, Masao
    Ito, Hideo
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 136 - +
  • [39] Hybrid test data compression technique for low-power scan test data
    Song, Jaehoon
    Lee, Junseop
    Kim, Byeongjin
    Jung, Taejin
    Yi, Hyunbean
    Park, Sungju
    2007 INTERNATIONAL SYMPOSIUM ON INFORMATION TECHNOLOGY CONVERGENCE, PROCEEDINGS, 2007, : 152 - 156
  • [40] A Scan Segment Skip Technique for Low Power Test
    Lee, Hayoung
    Lee, Junkyu
    Lim, Hyunyul
    Kang, Sungho
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 127 - 128