Efficient multi-level fault simulation of HW/SW systems for structural faults

被引:0
|
作者
BARANOWSKI Rafal [1 ]
DI CARLO Stefano [2 ]
HATAMI Nadereh [1 ,2 ]
IMHOF Michael E. [1 ]
KOCHTE Michael A. [1 ]
PRINETTO Paolo [2 ]
WUNDERLICH Hans-Joachim [1 ]
ZOELLIN Christian G. [1 ]
机构
[1] University of Stuttgart,Institute of Computer Architecture and Computer Engineering
[2] Politecnico di Torino,Dipartimento di Automatica e Informatica
关键词
fault simulation; multi-level; transaction-level modeling;
D O I
暂无
中图分类号
TP368.1 [微处理机];
学科分类号
081201 ;
摘要
In recent technology nodes,reliability is increasingly considered a part of the standard design flow to be taken into account at all levels of embedded systems design.While traditional fault simulation techniques based on low-level models at gate-and register transfer-level offer high accuracy,they are too inefficient to properly cope with the complexity of modern embedded systems.Moreover,they do not allow for early exploration of design alternatives when a detailed model of the whole system is not yet available,which is highly required to increase the efficiency and quality of the design flow.Multi-level models that combine the simulation efficiency of high abstraction models with the accuracy of low-level models are therefore essential to efficiently evaluate the impact of physical defects on the system.This paper proposes a methodology to efficiently implement concurrent multi-level fault simulation across gate-and transaction-level models in an integrated simulation environment.It leverages state-of-the-art techniques for efficient fault simulation of structural faults together with transaction-level modeling.This combination of different models allows to accurately evaluate the impact of faults on the entire hardware/software system while keeping the computational effort low.Moreover,since only selected portions of the system require low-level models,early exploration of different design alternatives is efficiently supported.Experimental results obtained from three case studies are presented to demonstrate the high accuracy of the proposed method when compared with a standard gate/RT mixed-level approach and the strong improvement of simulation time which is reduced by four orders of magnitude in average.
引用
收藏
页码:1784 / 1796
页数:13
相关论文
共 50 条
  • [11] Efficient ILT via Multi-level Lithography Simulation
    Sun, Shuyuan
    Yang, Fan
    Yu, Bei
    Shang, Li
    Zeng, Xuan
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [12] Efficient model for modular multi-level converter simulation
    Vidal-Albalate, R.
    Belenguer, E.
    Beltran, H.
    Blasco-Gimenez, R.
    MATHEMATICS AND COMPUTERS IN SIMULATION, 2016, 130 : 167 - 180
  • [13] Handling behavioral components in multi-level concurrent fault simulation
    Panetta Lentz, Karen
    Homer, Jonathan B.
    Proceedings of the IEEE Annual Simulation Symposium, 2000, : 149 - 156
  • [14] EFFICIENT UTILIZATION OF HW AND SW SYSTEMS IN ENTERPRISE ARCHITECTURE
    Mirchandani, Chandru
    2014 INTEGRATED COMMUNICATIONS, NAVIGATION AND SURVEILLANCE CONFERENCE (ICNS), 2014,
  • [15] Efficient power estimation techniques for HW/SW systems
    Lajolo, M
    Raghunathan, A
    Dey, S
    Lavagno, L
    Sangiovanni-Vincentelli, A
    IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, : 191 - 199
  • [16] A HW/SW Co-Simulation Framework for the Verification of Multi-CPU systems
    Cordibella, S.
    Fummi, F.
    Perbellini, G.
    Quaglia, D.
    HLDVT: 2008 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2008, : 125 - 131
  • [17] Observer Based Multi-Level Fault Reconstruction for Interconnected Systems
    Zhang, Mei
    Dahhou, Boutaieb
    Wu, Qinmu
    Li, Zetao
    ENTROPY, 2021, 23 (09)
  • [18] ADVERSARIAL ATTACKS ON MULTI-LEVEL FAULT DETECTION AND DIAGNOSIS SYSTEMS
    Awad, Akram S.
    Alkhouri, Ismail R.
    Atia, George K.
    2021 IEEE 31ST INTERNATIONAL WORKSHOP ON MACHINE LEARNING FOR SIGNAL PROCESSING (MLSP), 2021,
  • [19] Efficient Simulation of Structural Faults for the Reliability Evaluation at System-Level
    Kochte, Michael A.
    Zoellin, Christian G.
    Baranowski, Rafal
    Imhof, Michael E.
    Wunderlich, Hans-Joachim
    Hatami, Nadereh
    Di Carlo, Stefano
    Prinetto, Paolo
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 3 - 8
  • [20] Multi-level systems
    Lin, Yi, 1875, Taylor and Francis Ltd. (20):