Efficient multi-level fault simulation of HW/SW systems for structural faults

被引:0
|
作者
BARANOWSKI Rafal [1 ]
DI CARLO Stefano [2 ]
HATAMI Nadereh [1 ,2 ]
IMHOF Michael E. [1 ]
KOCHTE Michael A. [1 ]
PRINETTO Paolo [2 ]
WUNDERLICH Hans-Joachim [1 ]
ZOELLIN Christian G. [1 ]
机构
[1] University of Stuttgart,Institute of Computer Architecture and Computer Engineering
[2] Politecnico di Torino,Dipartimento di Automatica e Informatica
关键词
fault simulation; multi-level; transaction-level modeling;
D O I
暂无
中图分类号
TP368.1 [微处理机];
学科分类号
081201 ;
摘要
In recent technology nodes,reliability is increasingly considered a part of the standard design flow to be taken into account at all levels of embedded systems design.While traditional fault simulation techniques based on low-level models at gate-and register transfer-level offer high accuracy,they are too inefficient to properly cope with the complexity of modern embedded systems.Moreover,they do not allow for early exploration of design alternatives when a detailed model of the whole system is not yet available,which is highly required to increase the efficiency and quality of the design flow.Multi-level models that combine the simulation efficiency of high abstraction models with the accuracy of low-level models are therefore essential to efficiently evaluate the impact of physical defects on the system.This paper proposes a methodology to efficiently implement concurrent multi-level fault simulation across gate-and transaction-level models in an integrated simulation environment.It leverages state-of-the-art techniques for efficient fault simulation of structural faults together with transaction-level modeling.This combination of different models allows to accurately evaluate the impact of faults on the entire hardware/software system while keeping the computational effort low.Moreover,since only selected portions of the system require low-level models,early exploration of different design alternatives is efficiently supported.Experimental results obtained from three case studies are presented to demonstrate the high accuracy of the proposed method when compared with a standard gate/RT mixed-level approach and the strong improvement of simulation time which is reduced by four orders of magnitude in average.
引用
收藏
页码:1784 / 1796
页数:13
相关论文
共 50 条
  • [41] Multi-level simulation concept for multidisciplinary analysis and optimization of production systems
    Delbruegger, Tim
    Meissner, Matthias
    Wirtz, Andreas
    Biermann, Dirk
    Myrzik, Johanna
    Rossmann, Juergen
    Wiederkehr, Petra
    INTERNATIONAL JOURNAL OF ADVANCED MANUFACTURING TECHNOLOGY, 2019, 103 (9-12): : 3993 - 4012
  • [42] An Efficient Approach to Fault Identification in Urban Water Networks Using Multi-Level Sensing
    Abbas, Waseem
    Perelman, Lina Sela
    Amin, Saurabh
    Koutsoukos, Xenofon
    BUILDSYS'15 PROCEEDINGS OF THE 2ND ACM INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS FOR ENERGY-EFFICIENT BUILT, 2015, : 147 - 156
  • [43] Multi-level enhancement of structural behavior of bracing systems with coupling beams at floor level
    Rahnama, Mohammad Younes
    Mirghaderi, Seyed Rasoul
    Bahaari, Mohammad Reza
    STRUCTURAL DESIGN OF TALL AND SPECIAL BUILDINGS, 2024, 33 (03):
  • [44] An efficient multi-level high-order algorithm for simulation of a class of Allen-Cahn stochastic systems
    Ganesh, M.
    Reyes, B.
    JOURNAL OF COMPUTATIONAL AND APPLIED MATHEMATICS, 2022, 401
  • [45] Multi-Level Fault Modeling for Transaction-Level Specifications
    Beltrame, Giovanni
    Bolchini, Cristiana
    Miele, Antonio
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 87 - 92
  • [46] Towards a Schedulable Fault Tolerant HW-SW Mapping for Real Time Systems
    Sadi, Muhammad Sheikh
    Shuvo, Md. Noor Alam
    Rahman, Md. Anisur
    2012 15TH INTERNATIONAL CONFERENCE ON COMPUTER AND INFORMATION TECHNOLOGY (ICCIT), 2012, : 563 - 568
  • [47] Efficient Preemption of Loops for Dynamic HW/SW Partitioning on Configurable Systems on Chip
    Roessler, Marko
    Langer, Jan
    Heinkel, Ulrich
    PROCEEDINGS OF THE 2013 ELECTRONIC SYSTEM LEVEL SYNTHESIS CONFERENCE (ESLSYN), 2013,
  • [48] MLC: An Efficient Multi-level Log Compression Method for Cloud Backup Systems
    Feng, Bo
    Wu, Chentao
    Li, Jie
    2016 IEEE TRUSTCOM/BIGDATASE/ISPA, 2016, : 1358 - 1365
  • [49] Multi-Level Design of Process Systems for Efficient Chemicals Production and Energy Conversion
    Sundmacher, Kai
    12TH INTERNATIONAL SYMPOSIUM ON PROCESS SYSTEMS ENGINEERING (PSE) AND 25TH EUROPEAN SYMPOSIUM ON COMPUTER AIDED PROCESS ENGINEERING (ESCAPE), PT A, 2015, 37 : 25 - 34
  • [50] Energy-Efficient Multi-Level Collaborative Optimization for Robotic Manufacturing Systems
    Xu, Wenjun
    Du, Hang
    Liu, Jiayi
    Yao, Bitao
    Zhou, Zude
    Duc Truong Pham
    51ST CIRP CONFERENCE ON MANUFACTURING SYSTEMS, 2018, 72 : 316 - 321