A 100 MS/s 9 bit 0.43 mW SAR ADC with custom capacitor array

被引:0
|
作者
王晶晶 [1 ]
冯泽民 [1 ]
徐荣金 [1 ]
陈迟晓 [1 ]
叶凡 [1 ]
许俊 [1 ]
任俊彦 [1 ]
机构
[1] State Key Laboratory of ASIC and System, Fudan University
关键词
SAR ADC; low power; custom metal–oxide–metal capacitor; capacitor array structure;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
A low power 9 bit 100 MS/s successive approximation register analog-to-digital converter(SAR ADC)with custom capacitor array is presented. A brand-new 3-D MOM unit capacitor is used as the basic capacitor cell of this capacitor array. The unit capacitor has a capacitance of 1 fF. Besides, the advanced capacitor array structure and switch mode decrease the power consumption a lot. To verify the effectiveness of this low power design, the 9 bit 100 MS/s SAR ADC is implemented in TSMC IP9M 65 nm LP CMOS technology. The measurement results demonstrate that this design achieves an effective number of bits(ENOB) of 7.4 bit, a signal-to-noise plus distortion ratio(SNDR) of 46.40 dB and a spurious-free dynamic range(SFDR) of 62.31 dB at 100 MS/s with 1 MHz input.The SAR ADC core occupies an area of 0.030 mm;and consumes 0.43 mW under a supply voltage of 1.2 V. The figure of merit(FOM) of the SAR ADC achieves 23.75 fJ/conv.
引用
收藏
页码:88 / 93
页数:6
相关论文
共 50 条
  • [41] An 11-bit 22-MS/s 0.6 mW SAR ADC with parasitic capacitance compensation
    Gu Weiru
    Ye Fan
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (08)
  • [42] A 4.2 mW 50 MS/s 13 bit CMOS SAR ADC With SNR and SFDR Enhancement Techniques
    Miki, Takuji
    Morie, Takashi
    Matsukawa, Kazuo
    Bando, Yoji
    Okumoto, Takeshi
    Obata, Koji
    Sakiyama, Shiro
    Dosho, Shiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (06) : 1372 - 1381
  • [43] An 11-bit 22-MS/s 0.6 mW SAR ADC with parasitic capacitance compensation
    顾蔚如
    叶凡
    任俊彦
    Journal of Semiconductors, 2014, 35 (08) : 155 - 161
  • [44] An 11-bit 22-MS/s 0.6 mW SAR ADC with parasitic capacitance compensation
    顾蔚如
    叶凡
    任俊彦
    Journal of Semiconductors, 2014, (08) : 155 - 161
  • [45] AN 8-BIT, 100 MS/S FLASH ADC
    YOSHII, Y
    ASANO, K
    NAKAMURA, M
    YAMADA, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) : 842 - 846
  • [46] A 10 bit 50 MS/s SAR ADC with partial split capacitor switching scheme in 0.18 μm CMOS
    李冬
    孟桥
    黎飞
    Journal of Semiconductors, 2016, 37 (01) : 110 - 116
  • [47] A 12-bit 40 MS/s SAR ADC with Digital Foreground Self-calibration for Capacitor Mismatches
    Yeo, Injune
    Lee, Byung-Geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (01) : 105 - 118
  • [48] A 10 bit 50 MS/s SAR ADC with partial split capacitor switching scheme in 0.18 μm CMOS
    李冬
    孟桥
    黎飞
    Journal of Semiconductors, 2016, (01) : 110 - 116
  • [49] A 12-bit 40 Ms/s SAR ADC with digital foreground self-calibration for capacitor mismatches
    Yeo, Injune
    Lee, Byung-Geun
    Journal of Semiconductor Technology and Science, 2020, 20 (01): : 105 - 118
  • [50] A 10-bit 320MS/s Time-Interleaved SAR ADC with an Improved Binary-Scaled Recombination Weighting Capacitor Array
    Zhang, Xiaoyuan
    Zhang, Yi
    Ji, Xincun
    Liu, Zhonghua
    Xiao, Jian
    Guo, Yufeng
    2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 57 - 60