A 100 MS/s 9 bit 0.43 mW SAR ADC with custom capacitor array

被引:0
|
作者
王晶晶 [1 ]
冯泽民 [1 ]
徐荣金 [1 ]
陈迟晓 [1 ]
叶凡 [1 ]
许俊 [1 ]
任俊彦 [1 ]
机构
[1] State Key Laboratory of ASIC and System, Fudan University
关键词
SAR ADC; low power; custom metal–oxide–metal capacitor; capacitor array structure;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
A low power 9 bit 100 MS/s successive approximation register analog-to-digital converter(SAR ADC)with custom capacitor array is presented. A brand-new 3-D MOM unit capacitor is used as the basic capacitor cell of this capacitor array. The unit capacitor has a capacitance of 1 fF. Besides, the advanced capacitor array structure and switch mode decrease the power consumption a lot. To verify the effectiveness of this low power design, the 9 bit 100 MS/s SAR ADC is implemented in TSMC IP9M 65 nm LP CMOS technology. The measurement results demonstrate that this design achieves an effective number of bits(ENOB) of 7.4 bit, a signal-to-noise plus distortion ratio(SNDR) of 46.40 dB and a spurious-free dynamic range(SFDR) of 62.31 dB at 100 MS/s with 1 MHz input.The SAR ADC core occupies an area of 0.030 mm;and consumes 0.43 mW under a supply voltage of 1.2 V. The figure of merit(FOM) of the SAR ADC achieves 23.75 fJ/conv.
引用
收藏
页码:88 / 93
页数:6
相关论文
共 50 条
  • [11] A 12-Bit, 100 MS/s SAR ADC Based on a Bridge Capacitor Array with Redundancy and Non-Linearity Calibration in 28 nm CMOS
    Zheng, Yan
    Ye, Fan
    Ren, Junyan
    ELECTRONICS, 2022, 11 (05)
  • [12] A 12-bit 10 MS/s SAR ADC using the extended C-2C capacitor array
    Xu, Hui
    Duan, Yuhao
    Cao, Chao
    Zhao, Wei
    Gan, Zebiao
    Hu, Ke
    Guo, Haijun
    MICROELECTRONICS JOURNAL, 2023, 139
  • [13] Low power consumption and low area capacitor array for 16-bit 1-MS/s SAR ADC
    Wang, Hongyi
    Wang, Siyuan
    Yuan, Yidong
    Zhang, Guohe
    PROCEEDINGS OF 2018 IEEE 3RD ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC 2018), 2018, : 1003 - 1006
  • [14] A 10-bit 100-MS/s SAR ADC With Capacitor Swapping Technique in 90-nm CMOS
    Chung, Yung-Hui
    Shih, Song-You
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [15] A low power 11-bit 100 MS/s SAR ADC IP
    王亚
    薛春莹
    李福乐
    张春
    王志华
    Journal of Semiconductors, 2015, 36 (02) : 134 - 138
  • [16] A 10-bit 100-MS/s 5.23-mW SAR ADC in 0.18-μm CMOS
    Ma, Rui
    Wang, Lisha
    Li, Dengquan
    Ding, Ruixue
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2018, 78 : 63 - 72
  • [17] A low power 11-bit 100 MS/s SAR ADC IP
    王亚
    薛春莹
    李福乐
    张春
    王志华
    Journal of Semiconductors, 2015, (02) : 134 - 138
  • [18] A low power 11-bit 100 MS/s SAR ADC IP
    Wang, Ya
    Xue, Chunying
    Li, Fule
    Zhang, Chun
    Wang, Zhihua
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (02)
  • [19] 高性能低功耗10 bit 100 MS/s SAR ADC
    廉鹏飞
    易波
    吴斌
    王晗
    华中科技大学学报(自然科学版), 2018, 46 (03) : 1 - 6
  • [20] A 6 mW 325 MS/s 8 bit SAR ADC with background offset calibration
    Zhu, Xiaoge
    Wu, Danyu
    Zhou, Lei
    Ma, Chonghe
    Wang, Dandan
    Luan, Jian
    Huang, Yinkun
    Wu, Jin
    Liu, Xinyu
    IEICE ELECTRONICS EXPRESS, 2017, 14 (11):