A 100 MS/s 9 bit 0.43 mW SAR ADC with custom capacitor array

被引:0
|
作者
王晶晶 [1 ]
冯泽民 [1 ]
徐荣金 [1 ]
陈迟晓 [1 ]
叶凡 [1 ]
许俊 [1 ]
任俊彦 [1 ]
机构
[1] State Key Laboratory of ASIC and System, Fudan University
关键词
SAR ADC; low power; custom metal–oxide–metal capacitor; capacitor array structure;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
A low power 9 bit 100 MS/s successive approximation register analog-to-digital converter(SAR ADC)with custom capacitor array is presented. A brand-new 3-D MOM unit capacitor is used as the basic capacitor cell of this capacitor array. The unit capacitor has a capacitance of 1 fF. Besides, the advanced capacitor array structure and switch mode decrease the power consumption a lot. To verify the effectiveness of this low power design, the 9 bit 100 MS/s SAR ADC is implemented in TSMC IP9M 65 nm LP CMOS technology. The measurement results demonstrate that this design achieves an effective number of bits(ENOB) of 7.4 bit, a signal-to-noise plus distortion ratio(SNDR) of 46.40 dB and a spurious-free dynamic range(SFDR) of 62.31 dB at 100 MS/s with 1 MHz input.The SAR ADC core occupies an area of 0.030 mm;and consumes 0.43 mW under a supply voltage of 1.2 V. The figure of merit(FOM) of the SAR ADC achieves 23.75 fJ/conv.
引用
收藏
页码:88 / 93
页数:6
相关论文
共 50 条
  • [31] A New Structure of 8-Bit 60 MS/s SAR-ADC Using a Reduced Switching Capacitor-DAC Array
    Prathiba, G.
    Santhi, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (03)
  • [32] A 9-bit 150-MS/s 1.53-mW Subranged SAR ADC in 90-nm CMOS
    Lin, Ying-Zu
    Liu, Chun-Cheng
    Huang, Guan-Ying
    Shyu, Ya-Ting
    Chang, Soon-Jyh
    2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, : 243 - 244
  • [33] A 9b 100MS/s 1.46mW SAR ADC in 65nm CMOS
    Chen, Yanfei
    Tsukamoto, Sanroku
    Kuroda, Tadahiro
    2009 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2009, : 145 - 148
  • [34] A 100MS/s 10-bit Split-SAR ADC with Capacitor Mismatch Compensation Using Built-In Calibration
    Choi, Yongsuk
    Kim, Yong-Bin
    Jung, In-Seok
    2016 IEEE 25TH NORTH ATLANTIC TEST WORKSHOP (NATW), 2016, : 1 - 5
  • [35] A 16-bit 1-MS/s SAR ADC With Capacitor Mismatch Self-Calibration
    Ding, Jie
    Liu, Fuming
    Deng, Kuan
    Zheng, Zihan
    Zheng, Jingnan
    Chen, Yongzhen
    Wu, Jiangfeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2025, 33 (01) : 10 - 20
  • [36] A 2.28mW 100 MS/s 10-bit ping-pong configuration SAR-assisted pipeline ADC
    Mosalmani, A.
    Qomi, M. Zahedi
    Shoaei, O.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 37 - 48
  • [37] A 2.28mW 100 MS/s 10-bit ping-pong configuration SAR-assisted pipeline ADC
    A. Mosalmani
    M. Zahedi Qomi
    O. Shoaei
    Analog Integrated Circuits and Signal Processing, 2024, 118 : 37 - 48
  • [38] Unit capacitor array based SAR ADC
    Pun, Kong-Pang
    Sun, Lei
    Li, Bing
    MICROELECTRONICS RELIABILITY, 2013, 53 (03) : 505 - 508
  • [39] A 10-bit 100MS/s Time Domain Flash-SAR ADC
    Wu, S. Y.
    Du, L.
    Jiang, M.
    Ning, N.
    Yu, Q.
    Liu, Y.
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [40] A 10-bit 100-MS/s Power-Efficient Asynchronous SAR ADC
    Zhang, Beichen
    Yao, Bingbing
    Liu, Liyuan
    Wu, Nanjian
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 722 - 724