A 2.28mW 100 MS/s 10-bit ping-pong configuration SAR-assisted pipeline ADC

被引:0
|
作者
A. Mosalmani
M. Zahedi Qomi
O. Shoaei
机构
[1] University of Tehran,Bio
关键词
SAR-assisted pipeline ADC; Thermal noise; Switching energy; Capacitor mismatch; Ping-pong configuration;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a new successive approximation register (SAR)-assisted pipeline analog-to-digital converter (ADC). The coarse stage digital-to-analog converter (DAC) of the proposed ADC is divided into three separate capacitor arrays (a small-DAC and two big-DACs) to increase the sampling rate while simultaneously reducing the power consumption. The small-DAC performs the low-power coarse conversion, and the two big-DACs generate low-noise residue voltage in a ping-pong configuration, reducing the power consumption of the residue amplification. The big-DACs are not involved in the coarse conversion. So, any mismatch between them does not significantly degrade the overall linearity. The unit capacitors of the CDACs are determined according to a comprehensive analysis, including the overall input-referred noise, the bandwidth mismatch, and the static nonlinearity associated with the ping-pong configuration. The proposed ADC is designed and simulated in a 65 nm CMOS technology over process variations. At 1.2 V supply, the ADC achieves a signal-to-noise and distortion ratio (SNDR) of 56.1 dB and a spurious-free dynamic range (SFDR) of 67.3 dB for a Nyquist frequency input sampled at 100 MS/s. The total power consumption is 2.28 mW, resulting in a Walden figure of merit (FoM) of 43 fJ/conversion-step.
引用
收藏
页码:37 / 48
页数:11
相关论文
共 50 条
  • [1] A 2.28mW 100 MS/s 10-bit ping-pong configuration SAR-assisted pipeline ADC
    Mosalmani, A.
    Qomi, M. Zahedi
    Shoaei, O.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 118 (01) : 37 - 48
  • [2] A 12 bit 100 MS/s SAR-Assisted Digital-Slope ADC
    Liu, Chun-Cheng
    Huang, Mu-Chen
    Tu, Yu-Hsuan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) : 2941 - 2950
  • [3] A 1.67-GSps TI 10-Bit Ping-Pong SAR ADC With 51-dB SNDR in 16-nm FinFET
    Dermit, Davide
    Shrivas, Mithlesh
    Bunsen, Keigo
    Benites, Jorge L.
    Craninckx, Jan
    Martens, Ewout
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 150 - 153
  • [4] A 10-bit 100MS/s SAR ADC for the Hadronic Calorimeter Upgrade
    Mei, Yuan
    Li, Shaorui
    PROCEEDINGS OF THE 2019 IEEE NATIONAL AEROSPACE AND ELECTRONICS CONFERENCE (NAECON), 2019, : 59 - 62
  • [5] A 10-bit 100-MS/s 5.23-mW SAR ADC in 0.18-μm CMOS
    Ma, Rui
    Wang, Lisha
    Li, Dengquan
    Ding, Ruixue
    Zhu, Zhangming
    MICROELECTRONICS JOURNAL, 2018, 78 : 63 - 72
  • [6] A 12-bit 160-MS/s Ping-Pong Subranged-SAR ADC in 65nm CMOS
    Chung, Yung-Hui
    Hsu, Ya-Mien
    Yen, Chia-Wei
    Rih, Wei-Shu
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 5 - 6
  • [7] A 10-bit 100MS/s Time Domain Flash-SAR ADC
    Wu, S. Y.
    Du, L.
    Jiang, M.
    Ning, N.
    Yu, Q.
    Liu, Y.
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [8] A 10-bit 100-MS/s Power-Efficient Asynchronous SAR ADC
    Zhang, Beichen
    Yao, Bingbing
    Liu, Liyuan
    Wu, Nanjian
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 722 - 724
  • [9] A 10-bit 10 MS/s SAR ADC with the Reduced Capacitance DAC
    Kuo, Hsuan-Lun
    Lu, Chih-Wen
    Lin, Shuw-Guann
    Chang, Da-Chiang
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [10] A 200MS/s, 11 Bit SAR-assisted Pipeline ADC with Bias-enhanced Ring Amplifier
    Chen, Yongzhen
    Wang, Jingjing
    Hu, Hang
    Ye, Fan
    Ren, Junyan
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 96 - 99