A 2.28mW 100 MS/s 10-bit ping-pong configuration SAR-assisted pipeline ADC

被引:0
|
作者
A. Mosalmani
M. Zahedi Qomi
O. Shoaei
机构
[1] University of Tehran,Bio
关键词
SAR-assisted pipeline ADC; Thermal noise; Switching energy; Capacitor mismatch; Ping-pong configuration;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a new successive approximation register (SAR)-assisted pipeline analog-to-digital converter (ADC). The coarse stage digital-to-analog converter (DAC) of the proposed ADC is divided into three separate capacitor arrays (a small-DAC and two big-DACs) to increase the sampling rate while simultaneously reducing the power consumption. The small-DAC performs the low-power coarse conversion, and the two big-DACs generate low-noise residue voltage in a ping-pong configuration, reducing the power consumption of the residue amplification. The big-DACs are not involved in the coarse conversion. So, any mismatch between them does not significantly degrade the overall linearity. The unit capacitors of the CDACs are determined according to a comprehensive analysis, including the overall input-referred noise, the bandwidth mismatch, and the static nonlinearity associated with the ping-pong configuration. The proposed ADC is designed and simulated in a 65 nm CMOS technology over process variations. At 1.2 V supply, the ADC achieves a signal-to-noise and distortion ratio (SNDR) of 56.1 dB and a spurious-free dynamic range (SFDR) of 67.3 dB for a Nyquist frequency input sampled at 100 MS/s. The total power consumption is 2.28 mW, resulting in a Walden figure of merit (FoM) of 43 fJ/conversion-step.
引用
收藏
页码:37 / 48
页数:11
相关论文
共 50 条
  • [41] A 10-bit 10 MS/s SAR ADC with Duty-Cycled Multiple Feedback Filter
    Li, Hanyue
    Shen, Yuting
    Cantatore, Eugenio
    Harpe, Pieter
    2023 21ST IEEE INTERREGIONAL NEWCAS CONFERENCE, NEWCAS, 2023,
  • [42] IC design of 2Ms/s 10-bit SAR ADC with low power
    Jun, Cai
    Feng, Ran
    Mei-Hua, Xu
    HDP'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON HIGH DENSITY PACKAGING AND MICROSYSTEM INTEGRATION, 2007, : 418 - +
  • [43] Design of a Reference Voltage Buffer for a 10-bit 1-MS/s SAR ADC
    Harikumar, Prakash
    Angelov, Pavel
    Hagglund, Robert
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 185 - 188
  • [44] A 10-bit 150MS/s SAR ADC with a Novel Capacitor Switching Scheme
    Mei, Fengyi
    Shu, Yujun
    Yu, Youling
    2017 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE & COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [45] A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 731 - 740
  • [46] A 10-bit 150 MS/s Current Mode SAR ADC in 90 nm CMOS
    Elkafrawy, Abdelrahman
    Anders, Jens
    Ortmanns, Maurits
    2015 11TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2015, : 274 - 277
  • [47] A 10-bit 120-MS/s SAR ADC With Reference Ripple Cancellation Technique
    Shen, Yi
    Tang, Xiyuan
    Shen, Linxiao
    Zhao, Wenda
    Xin, Xin
    Liu, Shubin
    Zhu, Zhangming
    Sathe, Visvesh S.
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (03) : 680 - 692
  • [48] A 10-bit 120-MS/s SAR ADC with Reference Ripple Cancellation Technique
    Shen Y.
    Tang X.
    Shen L.
    Zhao W.
    Xin X.
    Liu S.
    Zhu Z.
    Sathe V.S.
    Sun N.
    Tang, Xiyuan (xitang@utexas.edu), 2020, Institute of Electrical and Electronics Engineers Inc., United States (55) : 680 - 692
  • [49] 10-bit 30-MS/s SAR ADC Using a Switchback Switching Method
    Huang, Guan-Ying
    Chang, Soon-Jyh
    Liu, Chun-Cheng
    Lin, Ying-Zu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (03) : 584 - 588
  • [50] 10-bit, 125 MS/s, 40 mW pipelined ADC in 0.18 μm CMOS
    Yoshioka, M
    Kudo, M
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2006, 42 (02): : 248 - 257