A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure

被引:906
|
作者
Liu, Chun-Cheng [1 ]
Chang, Soon-Jyh [1 ]
Huang, Guan-Ying [1 ]
Lin, Ying-Zu [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Analog-to-digital converter; energy efficient; low power; successive approximation register;
D O I
10.1109/JSSC.2010.2042254
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power 10-bit 50-MS/s successive approximation register (SAR) analog-to-digital converter (ADC) that uses a monotonic capacitor switching procedure. Compared to converters that use the conventional procedure, the average switching energy and total capacitance are reduced by about 81% and 50%, respectively. In the switching procedure, the input common-mode voltage gradually converges to ground. An improved comparator diminishes the signal-dependent offset caused by the input common-mode voltage variation. The prototype was fabricated using 0.13-mu m 1P8M CMOS technology. At a 1.2-V supply and 50 MS/s, the ADC achieves an SNDR of 57.0 dB and consumes 0.826 mW, resulting in a figure of merit (FOM) of 29 fJ/conversion-step. The ADC core occupies an active area of only 195 x 265 mu m(2).
引用
收藏
页码:731 / 740
页数:10
相关论文
共 50 条
  • [1] A 10-Bit 50-MS/s 11.9μW SAR ADC with CM Biased Capacitor Switching Method
    Naidu, Pragada V. Satya Challayya
    Chaudhary, Priyanka
    Anudeep, Manchikatla
    Kumar, Ashish
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 540 - 545
  • [2] A 10-bit 50-MS/s Asynchronous SAR ADC in 65nm CMOS
    Zhao, Jiecheng
    Huang, Zhixiang
    Hou, Xueshi
    2022 IEEE 14TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT 2022), 2022, : 225 - 229
  • [3] A 10-bit 50-MS/s SAR ADC for Dual-Voltage Domain Portable Systems
    Tsai, Wei-Hao
    Kuo, Che-Hsun
    Chang, Soon-Jyh
    Lo, Li-Tse
    Wu, Ying-Cheng
    Chen, Chun-Jen
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2425 - 2428
  • [4] A 10-bit 50-MS/s redundant SAR ADC with split capacitive-array DAC
    Amir Arian
    Mehdi Saberi
    Saied Hosseini-Khayat
    Reza Lotfi
    Yusuf Leblebici
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 583 - 589
  • [5] A 10-bit 50-MS/s redundant SAR ADC with split capacitive-array DAC
    Arian, Amir
    Saberi, Mehdi
    Hosseini-Khayat, Saied
    Lotfi, Reza
    Leblebici, Yusuf
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (03) : 583 - 589
  • [6] A 10-bit 50-MS/s pipelined ADC with opamp cuffent reuse
    Ryu, Seung-Tak
    Song, Bang-Sup
    Bacrania, Kantilal
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 475 - 485
  • [7] A 10-bit 150MS/s SAR ADC with a Novel Capacitor Switching Scheme
    Mei, Fengyi
    Shu, Yujun
    Yu, Youling
    2017 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE & COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [8] A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13μm CMOS Process
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Yin-Zu
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 236 - 237
  • [9] A Low-Power 10-bit 50-MS/s SAR ADC Using a Parasitic-Compensated Split-Capacitor DAC
    Guo, Wei
    Mirabbasi, Shahriar
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1275 - 1278
  • [10] A 10-bit, 50-MS/s Cyclic and SAR Combined Two-stage ADC with Gain Error Calibration
    Park, Cheonwi
    Lee, Byung-geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (06) : 585 - 593