A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure

被引:906
|
作者
Liu, Chun-Cheng [1 ]
Chang, Soon-Jyh [1 ]
Huang, Guan-Ying [1 ]
Lin, Ying-Zu [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
Analog-to-digital converter; energy efficient; low power; successive approximation register;
D O I
10.1109/JSSC.2010.2042254
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power 10-bit 50-MS/s successive approximation register (SAR) analog-to-digital converter (ADC) that uses a monotonic capacitor switching procedure. Compared to converters that use the conventional procedure, the average switching energy and total capacitance are reduced by about 81% and 50%, respectively. In the switching procedure, the input common-mode voltage gradually converges to ground. An improved comparator diminishes the signal-dependent offset caused by the input common-mode voltage variation. The prototype was fabricated using 0.13-mu m 1P8M CMOS technology. At a 1.2-V supply and 50 MS/s, the ADC achieves an SNDR of 57.0 dB and consumes 0.826 mW, resulting in a figure of merit (FOM) of 29 fJ/conversion-step. The ADC core occupies an active area of only 195 x 265 mu m(2).
引用
收藏
页码:731 / 740
页数:10
相关论文
共 50 条
  • [31] A 10-bit 10-MS/s Asynchronous SAR ADC with Input Offset Calibration using Capacitor DAC
    Son, Jisu
    Jang, Young-Chan
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (06) : 518 - 525
  • [32] A 1 V 186-mu W 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process
    Yu Mingyuan
    Li Ting
    Yang Jiaqi
    Zhang Shuangshuang
    Lin Fujiang
    He Lin
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (07)
  • [33] A 10-bit 50-MS/s reference-free low power SAR ADC in 0.18-mu m SOI CMOS technology
    Ning, Qiao
    Zhang Guoquan
    Bo, Yang
    Liu Zhongli
    Fang, Yu
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (09)
  • [34] A 10-Bit 200 MS/s Capacitor-Sharing Pipeline ADC
    Tseng, Chien-Jian
    Hsieh, Yi-Chun
    Yang, Ching-Hua
    Chen, Hsin-Shu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (11) : 2902 - 2910
  • [35] A 10 bit 50 MS/s SAR ADC with partial split capacitor switching scheme in 0.18 mu m CMOS
    Li Dong
    Meng Qiao
    Li Fei
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (01)
  • [36] A 10-bit 50 MS/s Pipelined ADC With Capacitor-Sharing and Variable-gm Opamp
    Lee, Byung-Geun
    Tsang, Robin M.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 883 - 890
  • [37] A 0.5-V 1.28-MS/s 10-bit SAR ADC With Switching Detect Logic
    Cheng, Yu-Wei
    Tang, Kea-Tiong
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 293 - 296
  • [38] A 10-bit 2 MS/s SAR ADC Using Reverse VCM-based Switching Scheme
    Fu, Zhongyi
    Tang, Xian
    Li, Daxiang
    Wang, Jiangpeng
    Basak, Debajit
    Pun, Kong-Pang
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1030 - 1033
  • [39] A 150 MS/s, 10 bit SAR ADC Featuring a Modified Quasi-Monotonic Switching Scheme
    Spinogatti, Valerio
    Bocciarelli, Cristian
    Eusebio, Lorenzo
    Centurelli, Francesco
    Scotti, Giuseppe
    Trifiletti, Alessandro
    2024 19TH CONFERENCE ON PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PRIME 2024, 2024,
  • [40] A 10-bit 1 MS/s segmented Dual-Sampling SAR ADC with reduced switching energy
    Rikan, Behnam Samadpoor
    Abbasizadeh, Hamed
    Park, Young-Jun
    Kang, Hye-Yeong
    Kim, SangYun
    Pu, YoungGun
    Lee, Minjae
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    MICROELECTRONICS JOURNAL, 2017, 70 : 89 - 96