A 10-bit 50-MS/s SAR ADC for Dual-Voltage Domain Portable Systems

被引:0
|
作者
Tsai, Wei-Hao [1 ]
Kuo, Che-Hsun [1 ]
Chang, Soon-Jyh [1 ]
Lo, Li-Tse [2 ]
Wu, Ying-Cheng [2 ]
Chen, Chun-Jen [2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
[2] Ind Technol Res Inst, Informat & Commun Res Labs, Hsinchu 31040, Taiwan
关键词
Analog-to-digital converter (ADC); successive approximation register (SAR); dual-voltage domain; portable system; ultrasonic system;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The analog-to-digital converter (ADC) is an essential component providing the interface between the sensed analog signal and the corresponding digital representation for a portable ultrasonic systems. In order to extend the battery life for the portable system, a low-voltage ADC is crucial for saving the power. However, the sensed analog signal is usually larger than the tolerable range of a low-voltage ADC. A level shifter, which possibly consumes more power than ADC, is therefore adopted to solve this problem. This paper presents a 10-bit 50-MS/s successive approximation register (SAR) ADC by manipulating simple but effective circuit design techniques to operate at dual-voltage domain without the need of an additional level shifter for shrinking the input signals. Particularly, we propose a technique to implement the ADC with 3.3-V I/O devices and 1.2V MOS transistors. The proof-of-concept design was fabricated in TSMC 130-nm 1P8M CMOS technology. It consumes 1.6 mW at a 50 MS/s sampling frequency and about 2 MHz sinusoidal input signal with 1.65V input common-mode voltage and 2Vp-p differential input amplitude. The measurement result shows an ENOB of 9.15 bits, and both the DNL and INL are within 1 LSB. The active area is 0.226 mm(2).
引用
收藏
页码:2425 / 2428
页数:4
相关论文
共 50 条
  • [1] A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Ying-Zu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 731 - 740
  • [2] A 10-bit 50-MS/s Asynchronous SAR ADC in 65nm CMOS
    Zhao, Jiecheng
    Huang, Zhixiang
    Hou, Xueshi
    2022 IEEE 14TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT 2022), 2022, : 225 - 229
  • [3] A 10-bit 50-MS/s SAR ADC with Techniques for Relaxing the Requirement on Driving Capability of Reference Voltage Buffers
    Wan, Shao-Hua
    Kuo, Che-Hsun
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Huang, Chun-Po
    Ren, Goh Jih
    Chiou, Kai-Tzeng
    Ho, Cheng-Hsun
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 293 - 296
  • [4] A 10-bit 50-MS/s redundant SAR ADC with split capacitive-array DAC
    Amir Arian
    Mehdi Saberi
    Saied Hosseini-Khayat
    Reza Lotfi
    Yusuf Leblebici
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 583 - 589
  • [5] A 10-bit 50-MS/s redundant SAR ADC with split capacitive-array DAC
    Arian, Amir
    Saberi, Mehdi
    Hosseini-Khayat, Saied
    Lotfi, Reza
    Leblebici, Yusuf
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (03) : 583 - 589
  • [6] A 10-bit 50-MS/s pipelined ADC with opamp cuffent reuse
    Ryu, Seung-Tak
    Song, Bang-Sup
    Bacrania, Kantilal
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (03) : 475 - 485
  • [7] A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13μm CMOS Process
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Yin-Zu
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 236 - 237
  • [8] A 10-Bit 50-MS/s 11.9μW SAR ADC with CM Biased Capacitor Switching Method
    Naidu, Pragada V. Satya Challayya
    Chaudhary, Priyanka
    Anudeep, Manchikatla
    Kumar, Ashish
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 1, 2016, : 540 - 545
  • [9] A 10-bit, 50-MS/s Cyclic and SAR Combined Two-stage ADC with Gain Error Calibration
    Park, Cheonwi
    Lee, Byung-geun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (06) : 585 - 593
  • [10] A 10-bit 50-MS/s SAR ADC with 1 fJ/Conversion in 14 nm SOI FinFET CMOS
    Wang, Aili
    Shi, C-J Richard
    INTEGRATION-THE VLSI JOURNAL, 2018, 62 : 246 - 257