A 10-bit 50-MS/s SAR ADC for Dual-Voltage Domain Portable Systems

被引:0
|
作者
Tsai, Wei-Hao [1 ]
Kuo, Che-Hsun [1 ]
Chang, Soon-Jyh [1 ]
Lo, Li-Tse [2 ]
Wu, Ying-Cheng [2 ]
Chen, Chun-Jen [2 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
[2] Ind Technol Res Inst, Informat & Commun Res Labs, Hsinchu 31040, Taiwan
关键词
Analog-to-digital converter (ADC); successive approximation register (SAR); dual-voltage domain; portable system; ultrasonic system;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The analog-to-digital converter (ADC) is an essential component providing the interface between the sensed analog signal and the corresponding digital representation for a portable ultrasonic systems. In order to extend the battery life for the portable system, a low-voltage ADC is crucial for saving the power. However, the sensed analog signal is usually larger than the tolerable range of a low-voltage ADC. A level shifter, which possibly consumes more power than ADC, is therefore adopted to solve this problem. This paper presents a 10-bit 50-MS/s successive approximation register (SAR) ADC by manipulating simple but effective circuit design techniques to operate at dual-voltage domain without the need of an additional level shifter for shrinking the input signals. Particularly, we propose a technique to implement the ADC with 3.3-V I/O devices and 1.2V MOS transistors. The proof-of-concept design was fabricated in TSMC 130-nm 1P8M CMOS technology. It consumes 1.6 mW at a 50 MS/s sampling frequency and about 2 MHz sinusoidal input signal with 1.65V input common-mode voltage and 2Vp-p differential input amplitude. The measurement result shows an ENOB of 9.15 bits, and both the DNL and INL are within 1 LSB. The active area is 0.226 mm(2).
引用
收藏
页码:2425 / 2428
页数:4
相关论文
共 50 条
  • [21] A 10-bit 10 MS/s SAR ADC with the Reduced Capacitance DAC
    Kuo, Hsuan-Lun
    Lu, Chih-Wen
    Lin, Shuw-Guann
    Chang, Da-Chiang
    2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
  • [22] A 1 V 186-μW 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process
    余明元
    李婷
    杨家琪
    张双双
    林福江
    贺林
    Journal of Semiconductors, 2016, (07) : 128 - 134
  • [23] A 1 V 186-μW 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process
    余明元
    李婷
    杨家琪
    张双双
    林福江
    贺林
    Journal of Semiconductors, 2016, 37 (07) : 128 - 134
  • [24] A 10-bit ENOB 50-MS/s pipeline ADC in 130-nm CMOS at 1.2 V supply
    Treichler, Juerg
    Huang, Qiuting
    Burger, Thomas
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 552 - +
  • [25] An embedded 170-mW 10-bit 50-MS/s CMOS ADC in 1-mm2
    Bult, K
    Buchwald, A
    ANALOG CIRCUIT DESIGN: RF ANALOG-TO-DIGITAL CONVERTERS; SENSOR AND ACTUATOR INTERFACES; LOW-NOISE OSCILLATORS, PLLS AND SYNTHESIZERS, 1997, : 49 - 63
  • [26] A 1 V 186-mu W 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process
    Yu Mingyuan
    Li Ting
    Yang Jiaqi
    Zhang Shuangshuang
    Lin Fujiang
    He Lin
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (07)
  • [27] A 10-bit 50-MS/s reference-free low power SAR ADC in 0.18-mu m SOI CMOS technology
    Ning, Qiao
    Zhang Guoquan
    Bo, Yang
    Liu Zhongli
    Fang, Yu
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (09)
  • [28] A 10-bit 30MS/s Subranging SAR ADC with a Triple Reference Voltage Technique
    Liao, Pao-Hua
    Wu, Wei-Ing
    Hwang, Yuh-Shyan
    2020 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2020), 2021, : 150 - 153
  • [29] A 10-bit 100MS/s Subrange SAR ADC with Time-Domain Quantization
    Du, Ling
    Wu, Shuangyi
    Jiang, Min
    Ning, Ning
    Yu, Qi
    Liu, Yang
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 301 - 304
  • [30] Systematic Design of 10-bit 50MS/s Pipelined ADC
    Zhu, Kehan
    Balagopal, Sakkarapani
    Saxena, Vishal
    2013 IEEE WORKSHOP ON MICROELECTRONICS AND ELECTRON DEVICES (WMED), 2013, : 17 - 20