A 2.28mW 100 MS/s 10-bit ping-pong configuration SAR-assisted pipeline ADC

被引:0
|
作者
A. Mosalmani
M. Zahedi Qomi
O. Shoaei
机构
[1] University of Tehran,Bio
关键词
SAR-assisted pipeline ADC; Thermal noise; Switching energy; Capacitor mismatch; Ping-pong configuration;
D O I
暂无
中图分类号
学科分类号
摘要
This paper presents a new successive approximation register (SAR)-assisted pipeline analog-to-digital converter (ADC). The coarse stage digital-to-analog converter (DAC) of the proposed ADC is divided into three separate capacitor arrays (a small-DAC and two big-DACs) to increase the sampling rate while simultaneously reducing the power consumption. The small-DAC performs the low-power coarse conversion, and the two big-DACs generate low-noise residue voltage in a ping-pong configuration, reducing the power consumption of the residue amplification. The big-DACs are not involved in the coarse conversion. So, any mismatch between them does not significantly degrade the overall linearity. The unit capacitors of the CDACs are determined according to a comprehensive analysis, including the overall input-referred noise, the bandwidth mismatch, and the static nonlinearity associated with the ping-pong configuration. The proposed ADC is designed and simulated in a 65 nm CMOS technology over process variations. At 1.2 V supply, the ADC achieves a signal-to-noise and distortion ratio (SNDR) of 56.1 dB and a spurious-free dynamic range (SFDR) of 67.3 dB for a Nyquist frequency input sampled at 100 MS/s. The total power consumption is 2.28 mW, resulting in a Walden figure of merit (FoM) of 43 fJ/conversion-step.
引用
收藏
页码:37 / 48
页数:11
相关论文
共 50 条
  • [31] A 10-Bit 500-MS/s 55-mW CMOS ADC
    Verma, Ashutosh
    Razavi, Behzad
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 3039 - 3050
  • [32] A 200-MS/s 10-Bit SAR ADC Applied in WLAN Systems
    Zhang, Yu
    Pu, Yilin
    Wu, Bin
    Mo, Taishan
    Ye, Tianchun
    APPLIED SCIENCES-BASEL, 2023, 13 (12):
  • [33] A 3bit/cycle 1GS/s 8-bit SAR ADC Employing Asynchronous Ping-Pong Quantization Scheme
    Guo, Yuekang
    Liu, Xiaoming
    Jin, Jing
    Zhou, Jianjun
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 2650 - 2654
  • [34] A 10-bit 100-MS/s 2b/cycle-Assisted SAR ADC in 180nm CMOS
    Chung, Yung-Hui
    Tseng, Hua-Wei
    2017 INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2017,
  • [35] A 6-bit 1.3-GS/s Ping-Pong Domino-SAR ADC in 55-nm CMOS
    Chung, Yung-Hui
    Rih, Wei-Shu
    Chang, Che-Wei
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (08) : 999 - 1003
  • [36] A fully integrated 10-bit 100 MS/s SAR ADC with metastability elimination for the high energy physics experiments
    Cao, Shuxin
    Wang, Chenxu
    Zhang, Liang
    Luo, Min
    Yan, Wei
    Gong, Yuehong
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2020, 978
  • [37] A 10-bit 100-MS/s 4.5-mW Pipelined ADC With a Time-Sharing Technique
    Huang, Yen-Chuan
    Lee, Tai-Cheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (06) : 1157 - 1166
  • [38] A 2.3 mW 10-bit 170 MS/s Two-Step Binary-Sarch Assisted Time-Interleaved SAR ADC
    Wong, Si-Seng
    Chio, U-Fat
    Zhu, Yan
    Sin, Sai-Weng
    U, Seng-Pan
    Martins, Rui Paulo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (08) : 1783 - 1794
  • [39] A 10-bit 100-MS/s SAR ADC With Capacitor Swapping Technique in 90-nm CMOS
    Chung, Yung-Hui
    Shih, Song-You
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [40] A 57mW 10-bit 80-MS/s pipeline ADC adopting improved power optimization approach
    Li, Bo
    Li, Zheying
    Li, Yuemei
    Wang, Chunlei
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 616 - 619