A 4.2 mW 50 MS/s 13 bit CMOS SAR ADC With SNR and SFDR Enhancement Techniques

被引:73
|
作者
Miki, Takuji [1 ]
Morie, Takashi [2 ]
Matsukawa, Kazuo [1 ]
Bando, Yoji [2 ]
Okumoto, Takeshi [2 ]
Obata, Koji [1 ]
Sakiyama, Shiro [1 ]
Dosho, Shiro [1 ]
机构
[1] Panasonic Corp, Osaka 5708501, Japan
[2] Panasonic Corp, Kyoto 6178520, Japan
关键词
ADC; CMOS; dithering; SAR; DB SNDR; QUANTIZATION; 10-BIT;
D O I
10.1109/JSSC.2015.2417803
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a SAR ADC with 71 dB SNDR and 85 dB SFDR at 50 MS/s while keeping low power consumption of 4.2 mW. To achieve high resolution without large increase of power, several SNR and SFDR enhancement techniques are proposed. Firstly, the ADC repeats comparison of LSB by using redundant DAC to average comparator noise and improve SNR. The technique also corrects settling error adaptively, which extends operation speed to 50 MHz even though extra comparison period is added for averaging. Secondly, simple filtering method for reducing DAC noise is introduced to achieve further improvement of SNR. Finally, new dithering method is proposed to enhance SFDR. Injecting noise-shaped, multi-valued and uniform-distributed dither to input of the ADC, spurs caused by capacitance mismatches of DAC can be suppressed more effectively compared with conventional dithering. These techniques can be realized by simple circuits in addition to a basic SAR ADC configuration and do not need high power consumption. The chip is fabricated in a 90 nm CMOS process and occupies 0.1 mm(2) including all correction logic. The ADC achieved a peak figure of merit (FoM) of 168.7 dB.
引用
收藏
页码:1372 / 1381
页数:10
相关论文
共 50 条
  • [1] A 71dB-SNDR 50MS/s 4.2mW CMOS SAR ADC by SNR Enhancement Techniques Utilizing Noise
    Morie, Takashi
    Miki, Takuji
    Matsukawa, Kazuo
    Bando, Yoji
    Okumoto, Takeshi
    Obata, Koji
    Sakiyama, Shiro
    Dosho, Shiro
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 272 - +
  • [2] A 10-bit Reference Free Current Mode SAR ADC with 58.4 dB SFDR at 50 MS/s in 90 nm CMOS
    Elkafrawy, Abdelrahman
    Anders, Jens
    Ortmanns, Maurits
    2015 NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) - NORCHIP & INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2015,
  • [3] Design and validation of a 10-bit current mode SAR ADC with 58.4 dB SFDR at 50 MS/s in 90 nm CMOS
    Elkafrawy, Abdelrahman
    Anders, Jens
    Ortmanns, Maurits
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 89 (02) : 283 - 295
  • [4] Design and validation of a 10-bit current mode SAR ADC with 58.4 dB SFDR at 50 MS/s in 90 nm CMOS
    Abdelrahman Elkafrawy
    Jens Anders
    Maurits Ortmanns
    Analog Integrated Circuits and Signal Processing, 2016, 89 : 283 - 295
  • [5] A 0.92mW 10-bit 50-MS/s SAR ADC in 0.13μm CMOS Process
    Liu, Chun-Cheng
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Lin, Yin-Zu
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 236 - 237
  • [6] A 430 mW 16 b 170 MS/s CMOS pipelined ADC with 77.2 dB SNR and 97.6 dB SFDR
    Zhang Hui
    Li Dan
    Wan Lei
    Zhang Hui
    Wang Haijun
    Gao Yuan
    Zhu Feili
    Wang Ziqi
    Ding Xuexin
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (03)
  • [7] A 430 mW 16 b 170 MS/s CMOS pipelined ADC with 77.2 dB SNR and 97.6 dB SFDR
    张辉
    李丹
    万磊
    张辉
    王海军
    高远
    朱腓利
    王紫琪
    丁学欣
    Journal of Semiconductors, 2016, 37 (03) : 92 - 98
  • [8] A 430 mW 16 b 170 MS/s CMOS pipelined ADC with 77.2 dB SNR and 97.6 dB SFDR
    张辉
    李丹
    万磊
    王海军
    高远
    朱腓利
    王紫琪
    丁学欣
    Journal of Semiconductors, 2016, (03) : 92 - 98
  • [9] A 16-bit, 125 MS/s, 385 mW, 78.7 dB SNR CMOS Pipeline ADC
    Devarajan, Siddharth
    Singer, Larry
    Kelly, Dan
    Decker, Steven
    Kamath, Abhishek
    Wilkins, Paul
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) : 3305 - 3313
  • [10] A low power 16-bit 50 MS/s pipeline ADC with 104 dB SFDR in 0.18 pm CMOS
    Zhou, Xiaodan
    He, Weipeng
    Fu, Dongbing
    Wang, Jianan
    Chen, Guangbing
    Li, Qiang
    MICROELECTRONICS JOURNAL, 2024, 146