An IP-oriented 11-bit 160 MS/s 2-channel current-steering DAC

被引:0
|
作者
许宁 [1 ]
李福乐 [1 ]
张春 [1 ]
王志华 [1 ]
机构
[1] Institute of Microelectronics,Tsinghua University
关键词
current-steering DAC; IP; matching; area optimization; mapping;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
This paper presents an 11-bit 160 MS/s 2-channel current-steering digital-to-analog converter(DAC)IP. The circuit and layout are carefully designed to optimize its performance and area. A 6-2-3 segmented structure is used for the trade-off among linearity, area and layout complexity. The sizes of current source transistors are calculated out according to the process matching parameter. The unary current cells are placed in a one-dimension distribution to simplify the layout routing, spare area and wiring layer. Their sequences are also carefully designed to reduce integral nonlinearity. The test result presents an SFDR of 72 dBc at 4.88 MHz input signal with DNL 60.25 LSB, INL 6 0.8 LSB. The full-scale output current is 5 m A with a 2.5 V analog power supply. The core of each channel occupies 0.08 mm2 in a 1P-8M 55 nm CMOS process.
引用
收藏
页码:127 / 131
页数:5
相关论文
共 50 条
  • [41] A 14-bit 130-MSPS current-steering CMOS DAC with 2x FIR interpolation filter
    Yin, Yong-Sheng
    Gao, Ming-Lun
    Deng, Hong-Hui
    Liang, Shang-Quan
    Liu, Cong
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 703 - 706
  • [42] Systematic design of a 14-bit 150-MS/s CMOS current-steering D/A converter
    Van der Plas, G
    Vandenbussche, J
    Daems, W
    Van den Bosch, A
    Gielen, G
    Steyaert, M
    Sansen, W
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 452 - 457
  • [43] A 90nm 10-bit 1 GS/s current-steering DAC with 1-V supply voltage
    Yu, Chuch-Hao
    Hsieh, Ching-Hsuan
    Shia, Tim-Kuei
    Chen, Wen-Tzao
    2008 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2008, : 255 - 258
  • [44] A 10-bit Current-Steering DAC for HomePlug AV2 Powerline Communication System in 90nm CMOS
    Cheng, Wei-Sheng
    Hsieh, Min-Han
    Hung, Shuo-Hong
    Hung, Szu-Yao
    Chen, Charlie Chung-Ping
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2034 - 2037
  • [45] A 3GS/s 12-bit Current-Steering Digital-to-Analog Converter (DAC) in 55 nm CMOS Technology
    Wang, Dong
    Guo, Xuan
    Zhou, Lei
    Wu, Danyu
    Luan, Jian
    Liu, Huasen
    Wu, Jin
    Liu, Xinyu
    ELECTRONICS, 2019, 8 (04)
  • [46] A High-SFDR 14-bit 500 MS/s Current-Steering D/A Converter in 0.18 μm CMOS
    Liu, Maliang
    Zhu, Zhangming
    Yang, Yintang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) : 3148 - 3152
  • [47] A 14-bit 250-MS/s current-steering CMOS digital-to-analog converter附视频
    李学清
    樊华
    魏琦
    徐震
    刘嘉男
    杨华中
    Journal of Semiconductors, 2013, (08) : 155 - 161
  • [48] Joint Implementation of the Sharing OTA and Bias Current Regulation Techniques in an 11-Bit 10 MS/s Pipelined ADC
    Jose Á. Díaz-Madrid
    Ginés Doménech-Asensi
    José J. Martínez-Álvarez
    Juan Zapata-Pérez
    Ramón Ruiz-Merino
    Circuits, Systems, and Signal Processing, 2021, 40 : 515 - 528
  • [49] Joint Implementation of the Sharing OTA and Bias Current Regulation Techniques in an 11-Bit 10 MS/s Pipelined ADC
    Diaz-Madrid, Jose A.
    Domenech-Asensi, Gines
    Martinez-Alvarez, Jose J.
    Zapata-Perez, Juan
    Ruiz-Merino, Ramon
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (02) : 515 - 528
  • [50] An 11-bit 160-MS/s Non-binary C-based SAR ADC with a Partially Monotonic Switching Scheme
    Lee, Jae-Hyuk
    Boo, Jun -Ho
    Park, Jun -Sang
    An, Tai-Ji
    Shin, Hee-Wook
    Cho, Young -Jae
    Choi, Michael
    Burm, Jin-Wook
    Ahn, Gil -Cho
    Lee, Seung-Hoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2023, 23 (02) : 118 - 127