An IP-oriented 11-bit 160 MS/s 2-channel current-steering DAC

被引:0
|
作者
许宁 [1 ]
李福乐 [1 ]
张春 [1 ]
王志华 [1 ]
机构
[1] Institute of Microelectronics,Tsinghua University
关键词
current-steering DAC; IP; matching; area optimization; mapping;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
This paper presents an 11-bit 160 MS/s 2-channel current-steering digital-to-analog converter(DAC)IP. The circuit and layout are carefully designed to optimize its performance and area. A 6-2-3 segmented structure is used for the trade-off among linearity, area and layout complexity. The sizes of current source transistors are calculated out according to the process matching parameter. The unary current cells are placed in a one-dimension distribution to simplify the layout routing, spare area and wiring layer. Their sequences are also carefully designed to reduce integral nonlinearity. The test result presents an SFDR of 72 dBc at 4.88 MHz input signal with DNL 60.25 LSB, INL 6 0.8 LSB. The full-scale output current is 5 m A with a 2.5 V analog power supply. The core of each channel occupies 0.08 mm2 in a 1P-8M 55 nm CMOS process.
引用
收藏
页码:127 / 131
页数:5
相关论文
共 50 条
  • [31] A 24-GS/s 6-bit R-2R Current-Steering DAC in InP HBT Technology
    Nagatani, Munehiko
    Nosaka, Hideyuki
    Yamanaka, Shogo
    Sano, Kimikazu
    Murata, Koichi
    IEICE TRANSACTIONS ON ELECTRONICS, 2010, E93C (08): : 1279 - 1285
  • [32] A 12-Bit 1.2-GS/s Current-Steering DAC in 45-NM CMOS Technology
    Gupta, Tarun
    Bhandari, Sonalika
    Taran, Sachin
    Gupta, Rahul Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (14)
  • [33] An 11-bit 45MS/s pipelined ADC with rapid calibration of DAC errors in a multi-bit pipeline stage
    Ahmed, Imran
    Johns, David A.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 147 - 150
  • [34] An 11-Bit 10 MS/s SAR ADC with C-R DAC Calibration and Comparator Offset Calibration
    Jung, Hoyong
    Youn, Eunji
    Jang, Young-Chan
    ELECTRONICS, 2022, 11 (22)
  • [35] A 16GS/s 6-bit Current-Steering DAC with TI topology in 40nm CMOS
    Li, Bao
    Zhao, Long
    Deng, Chenxi
    Cheng, Yuhua
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 906 - 908
  • [36] A 10-bit 500-MS/s Current Steering DAC with Improved Random Layout
    Tong, Xingyuan
    Wang, Chaofeng
    CHINESE JOURNAL OF ELECTRONICS, 2020, 29 (01) : 73 - 81
  • [37] A 10-bit 500MS/s Current Steering DAC with QN Rotary Layout
    Tong X.-Y.
    Wang C.-F.
    He L.-L.
    Dong S.-W.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2019, 47 (11): : 2304 - 2310
  • [38] A 10-bit 500-MS/s Current Steering DAC with Improved Random Layout
    TONG Xingyuan
    WANG Chaofeng
    Chinese Journal of Electronics, 2020, 29 (01) : 73 - 81
  • [39] A 14-bit 250-MS/s current-steering CMOS digital-to-analog converter
    李学清
    樊华
    魏琦
    徐震
    刘嘉男
    杨华中
    Journal of Semiconductors, 2013, 34 (08) : 155 - 161
  • [40] A 14-bit 250-MS/s current-steering CMOS digital-to-analog converter
    Li Xueqing
    Fan Hua
    Wei Qi
    Xu Zhen
    Liu Jianan
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)