An IP-oriented 11-bit 160 MS/s 2-channel current-steering DAC

被引:0
|
作者
许宁 [1 ]
李福乐 [1 ]
张春 [1 ]
王志华 [1 ]
机构
[1] Institute of Microelectronics,Tsinghua University
关键词
current-steering DAC; IP; matching; area optimization; mapping;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
This paper presents an 11-bit 160 MS/s 2-channel current-steering digital-to-analog converter(DAC)IP. The circuit and layout are carefully designed to optimize its performance and area. A 6-2-3 segmented structure is used for the trade-off among linearity, area and layout complexity. The sizes of current source transistors are calculated out according to the process matching parameter. The unary current cells are placed in a one-dimension distribution to simplify the layout routing, spare area and wiring layer. Their sequences are also carefully designed to reduce integral nonlinearity. The test result presents an SFDR of 72 dBc at 4.88 MHz input signal with DNL 60.25 LSB, INL 6 0.8 LSB. The full-scale output current is 5 m A with a 2.5 V analog power supply. The core of each channel occupies 0.08 mm2 in a 1P-8M 55 nm CMOS process.
引用
收藏
页码:127 / 131
页数:5
相关论文
共 50 条
  • [21] A 2 GS/s 14-bit current-steering DAC in 65 nm CMOS technology for wireless transmitter
    Chang, Luxun
    Ding, Kaijie
    Xu, Zhiwei
    Song, Chunyi
    Li, Jipeng
    Zou, Dingkai
    IEICE ELECTRONICS EXPRESS, 2018, 15 (13):
  • [22] A 400-MS/s 12-bit current-steering D/A converter
    王少鹏
    任彦楠
    李福乐
    王志华
    半导体学报, 2012, 33 (08) : 112 - 116
  • [23] A 400-MS/s 12-bit current-steering D/A converter
    Wang Shaopeng
    Ren Yannan
    Li Fule
    Wang Zhihua
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (08)
  • [24] A 400MS/s 10-bit Current-steering D/A Converter
    Ren, Yannan
    Li, Fule
    Zhang, Chun
    Wang, Zhihua
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 533 - 536
  • [25] AN 11-BIT 200MS/S SAR ADC IP FOR WIRELESS COMUNACATION SOC
    Xue, Chunying
    Wang, Ya
    Li, Fule
    Zhang, Chun
    Wang, Zhihua
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [26] A 10b 250MS/s binary-weighted current-steering DAC
    Deveugele, J
    Steyaert, M
    2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 : 362 - 363
  • [27] 10-Bit 200-MS/s Current-Steering DAC Using Data-Dependant Current-Cell Clock-Gating
    Yang, Byung-Do
    Seo, Bo-Seok
    ETRI JOURNAL, 2013, 35 (01) : 158 - 161
  • [28] A 6-bit 3.3GS/s Current-Steering DAC with Stacked Unit Cell Structure
    Kim, Si-Nai
    Kim, Wan
    Lee, Chang-Kyo
    Ryu, Seung-Tak
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (03) : 270 - 277
  • [29] An 11-bit 45 MS/s pipelined ADC with rapid calibration of DAC errors in a multibit pipeline stage
    Ahmed, Imran
    Johns, David A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (07) : 1626 - 1637
  • [30] A 14-bit 100-MS/s digitally calibrated binary-weighted current-steering CMOS DAC without calibration ADC
    Ikeda, Yusuke
    Frey, Matthias
    Matsuzawa, Akira
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 356 - 359